HD6417034AFI20 Renesas Electronics America, HD6417034AFI20 Datasheet - Page 157

IC SUPERH MPU ROMLESS 112QFP

HD6417034AFI20

Manufacturer Part Number
HD6417034AFI20
Description
IC SUPERH MPU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417034AFI20

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417034AFI20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417034AFI20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
As table 8.7 shows, specific spaces such as DRAM space and address/data multiplexed I/O space
are allocated to the 8 areas. Each of the spaces is equipped with the necessary interfaces. The
control signals needed by DRAM and peripheral chips will be output by the chip to devices
connected to an area allocated to the appropriate type of space.
8.3.2
The primary bus width selection for this chip is made by switching between 8 bits and 16 bits
using the A27 bit. When A27 is 0, the bus width is 8 bits and data is input/output through the
AD7–AD0 pins; when A27 is 1, the size is 16 bits and data is input/output through the AD15–
AD0 pins for word accesses. For byte access, the upper byte is input/output through AD15–AD8
and the lower byte through AD7–AD0. When the bus width is 8 bits or byte access is being
performed with a 16-bit bus width, the status of the eight AD pins that are not inputting/outputting
data is as shown in appendix B, Pin States.
Bus widths are also determined by conditions other than the A27 bit for specific areas:
Word (16-bit) data accessed from 8-bit bus areas and longword (32-bit) data accessed from 16-bit
bus areas require two consecutive accesses. Longword (32-bit) data accessed from 8-bit bus areas
requires four consecutive accesses.
8.3.3
When the A26–A24 bits of the address are decoded, they become chip select signals (CS0–CS7)
for areas 0–7. When an area is accessed, the corresponding chip select pin is driven low. Table 8.8
shows the relationship between the A26–A24 bits and the chip select signals.
Area 0 is an 8-bit external memory space when the MD2–MD0 pins are 000, a 16-bit external
memory space when these bits are 001, and a 32-bit on-chip ROM space when they are 010
(the on-chip ROM is available only in the SH7034).
Area 5 is an 8-bit on-chip supporting module space when the A27 bit and A8 bit are both 0 and
a 16-bit on-chip supporting module space when the A27 bit is 0 and the A8 bit is 1. When the
A27 bit is 1, it is a 16-bit external memory space.
Area 6 has an 8-bit bus width when the A27 bit and A14 bit are both 0 and a 16-bit bus width
when the A27 bit is 0 and the A14 bit is 1. When the A27 bit is 1, it is a 16-bit space.
Area 7 is a 32-bit on-chip RAM space when the A27 bit is 1 and an 8-bit external memory
space when the A27 bit is 0.
Bus Width
Chip Select Signals (CS0
CS0
CS0
CS0–CS7
CS7
CS7)
CS7
Rev. 7.00 Jan 31, 2006 page 129 of 658
Section 8 Bus State Controller (BSC)
REJ09B0272-0700

Related parts for HD6417034AFI20