MC68HC11E0CFNE2 Freescale Semiconductor, MC68HC11E0CFNE2 Datasheet - Page 173

IC MCU 8BIT 2MHZ 52-PLCC

MC68HC11E0CFNE2

Manufacturer Part Number
MC68HC11E0CFNE2
Description
IC MCU 8BIT 2MHZ 52-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC68HC11E0CFNE2

Core Processor
HC11
Core Size
8-Bit
Speed
2MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
38
Program Memory Type
ROMless
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
52-PLCC
Controller Family/series
68HC11
No. Of I/o's
38
Ram Memory Size
512Byte
Cpu Speed
2MHz
No. Of Timers
1
Embedded Interface Type
SCI, SPI
Digital Ic Case Style
LCC
Rohs Compliant
Yes
Processor Series
HC11E
Core
HC11
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SCI, SPI
Maximum Clock Frequency
2 MHz
Number Of Programmable I/os
38
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC11E0CFNE2
Manufacturer:
FREESCALE
Quantity:
6 221
Part Number:
MC68HC11E0CFNE2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC11E0CFNE2R
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
CPOL = 1
CPOL = 0
OUTPUT
CPOL = 1
OUTPUT
CPOL = 0
OUTPUT
OUTPUT
INPUT
INPUT
Note: This first clock edge is generated internally but is not seen at the SCK pin.
Note: This first clock edge is generated internally but is not seen at the SCK pin.
INPUT
INPUT
MISO
MISO
MOSI
INPUT
INPUT
MOSI
SCK
SCK
SCK
SCK
SS
SS
SEE NOTE
SEE NOTE
Figure 10-15. SPI Timing Diagram (Sheet 1 of 2)
4
5
6
MASTER MSB OUT
SS IS HELD HIGH ON MASTER.
MASTER MSB OUT
MSB IN
10 (REF)
MSB IN
M68HC11E Family Data Sheet, Rev. 5.1
1
A) SPI Master Timing (CPHA = 0)
B) SPI Master Timing (CPHA = 1)
SS IS HELD HIGH ON MASTER.
7
4
5
4
5
1
4
5
BIT 6 . . . 1
11
BIT 6 . . . 1
11
MC68L11E9/E20 Serial Peirpheral Interface Characteristics
BIT 6 . . . 1
BIT 6 . . . 1
6
10
10
MASTER LSB OUT
LSB IN
MASTER LSB OUT
LSB IN
SEE NOTE
SEE NOTE
7
11 (REF)
11 (REF)
173

Related parts for MC68HC11E0CFNE2