MC9328MXLVM20R2 Freescale Semiconductor, MC9328MXLVM20R2 Datasheet - Page 64

no-image

MC9328MXLVM20R2

Manufacturer Part Number
MC9328MXLVM20R2
Description
IC MCU I.MX 200MHZ 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MXLr
Datasheet

Specifications of MC9328MXLVM20R2

Core Processor
ARM9
Core Size
32-Bit
Speed
200MHz
Connectivity
EBI/EMI, I²C, Memory Stick, MMC/SD, SPI, SSI, UART/USART, USB
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
97
Program Memory Type
ROMless
Voltage - Supply (vcc/vdd)
1.7 V ~ 3.3 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
256-MAPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Ram Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9328MXLVM20R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MC9328MXLVM20R2
Quantity:
199
Functional Description and Application Information
4.7.2
In SDIO, there is a 1-bit or 4-bit interrupt response from the SDIO peripheral card. In 1-bit mode, the
interrupt response is simply that the SD_DAT[1] line is held low. The SD_DAT[1] line is not used as data
in this mode. The memory controller generates an interrupt according to this low and the system interrupt
continues until the source is removed (SD_DAT[1] returns to its high level).
In 4-bit mode, the interrupt is less simple. The interrupt triggers at a particular period called the “Interrupt
Period” during the data access, and the controller must sample SD_DAT[1] during this short period to
determine the IRQ status of the attached card. The interrupt period only happens at the boundary of each
block (512 bytes).
ReadWait is another feature in SDIO that allows the user to submit commands during the data transfer. In
this mode, the block temporarily pauses the data transfer operation counter and related status, yet keeps
the clock running, and allows the user to submit commands as normal. After all commands are submitted,
the user can switch back to the data transfer operation and all counter and status values are resumed as
access continues.
64
Command read cycle
Command-command cycle
Command write cycle
Stop transmission cycle
TAAC: Data read access time -1 defined in CSD register bit[119:112]
NSAC: Data read access time -2 in CLK cycles (NSAC·100) defined in CSD register bit[111:104]
DAT[1]
DAT[1]
For 4-bit
For 1-bit
CMD
SDIO-IRQ and ReadWait Service Handling
S T
Interrupt Period
Parameter
Content
Table 24. Timing Values for
CRC
E Z Z P
Figure 48. SDIO IRQ Timing Diagram
S
MC9328MXL Technical Data, Rev. 8
S
Response
Symbol
NWR
NRC
NCC
Block Data
NST
Figure 43
Interrupt Period
E Z Z
L H
E
Minimum
Z
through
8
8
2
2
IRQ
Figure 47
******
S
Maximum
(Continued)
Block Data
2
Freescale Semiconductor
E
Clock cycles
Clock cycles
Clock cycles
Clock cycles
Z
Z Z
Unit
IRQ

Related parts for MC9328MXLVM20R2