S25FL064A0LMFI001 Spansion Inc., S25FL064A0LMFI001 Datasheet - Page 15

S25FL064A0LMFI001

Manufacturer Part Number
S25FL064A0LMFI001
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S25FL064A0LMFI001

Cell Type
NOR
Density
64Mb
Access Time (max)
9ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC W
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
8M
Supply Current
13mA
Mounting
Surface Mount
Pin Count
16
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL064A0LMFI001
Manufacturer:
SPANSION
Quantity:
234
Part Number:
S25FL064A0LMFI001
Manufacturer:
SPANSION
Quantity:
20 000
Company:
Part Number:
S25FL064A0LMFI001
Quantity:
265
9. Command Definitions
9.1
16
Read Data Bytes (READ)
The host system must shift all commands, addresses, and data in and out of the device, beginning with the
most significant bit. On the first rising edge of SCK after CS# is driven low, the device accepts the one-byte
command on SI (all commands are one byte long), most significant bit first. Each successive bit is latched on
the rising edge of SCK.
Every command sequence begins with a one-byte command code. The command may be followed by
address, data, both, or nothing, depending on the command. CS# must be driven high after the last bit of the
command sequence has been written.
The Read Data Bytes (READ), Read Status Register (RDSR), Read Data Bytes at Higher Speed
(FAST_READ) and Read Identification (RDID) command sequences are followed by a data output sequence
on SO. CS# can be driven high after any bit of the sequence is output to terminate the operation.
The Page Program (PP), Sector Erase (SE), Bulk Erase (BE), Write Status Register (WRSR), Write Enable
(WREN), or Write Disable (WRDI) commands require that CS# be driven high at a byte boundary, otherwise
the command is not executed. Since a byte is composed of eight bits, CS# must therefore be driven high
when the number of clock pulses after CS# is driven low is an exact multiple of eight.
The device ignores any attempt to access the memory array during a Write Status Register, program, or
erase operation, and continues the operation uninterrupted.
The Read Data Bytes (READ) command reads data from the memory array at the frequency (f
at the SCK input, with a maximum speed of 33 MHz. The host system must first select the device by driving
CS# low. The READ command is then written to SI, followed by a 3-byte address (A23-A0). Each bit is
latched on the rising edge of SCK. The memory array data, at that address, are output serially on SO at a
frequency f
Figure 9.1
any location. The device automatically increments to the next higher address after each byte of data is output.
The entire memory array can therefore be read with a single READ command. When the highest address is
reached, the address counter reverts to 00000h, allowing the read sequence to continue indefinitely.
The READ command is terminated by driving CS# high at any time during data output. The device rejects any
READ command issued while it is executing a program, erase, or Write Status Register operation, and
continues the operation uninterrupted.
CS#
SCK
SI
SO
and
SCK
Mode 3
Mode 0
, on the falling edge of SCK.
Hi-Z
Table 9.4 on page 28
0
Table 9.4 on page 28
1
Figure 9.1 Read Data Bytes (READ) Command Sequence
Command
2
3
4
5
detail the READ command sequence. The first byte specified can be at
6
S25FL064A
7
MSB
23 22 21
8
D a t a
lists the complete set of commands.
9
24-Bit Address
10
3 2 1 0
S h e e t
28
29
30
31 32 33 34 35 36 37 38 39
MSB
7 6 5
S25FL064A_00_C4 February 27, 2009
Data Out 1
4
3 2 1 0 7
Data Out 2
SCK
) presented

Related parts for S25FL064A0LMFI001