HYB39S256800CTL-8 Infineon Technologies, HYB39S256800CTL-8 Datasheet - Page 14

no-image

HYB39S256800CTL-8

Manufacturer Part Number
HYB39S256800CTL-8
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of HYB39S256800CTL-8

Lead Free Status / Rohs Status
Not Compliant
Burst Termination
Once a burst read or write operation has been initiated, there are several methods in which to
terminate the burst operation prematurely. These methods include using another Read or Write
Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst
cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst
operation but leave the bank open for future Read or Write Commands to the same page of the
active bank. When interrupting a burst with another Read or Write Command care must be taken to
avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the
easiest method to use when terminating a burst operation before it has been completed. If a Burst
Stop command is issued during a burst write operation, then any residual data from the burst write
cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is
registered will be written to the memory.
INFINEON Technologies
Bank Selection by Address Bits
A10
0
0
0
0
1
BA0 BA1
0
0
1
1
x
0
1
0
1
x
14
all Banks
Bank 0
Bank 1
Bank 2
Bank 3
HYB39S256400/800/160CT(L)
256MBit Synchronous DRAM
8.00

Related parts for HYB39S256800CTL-8