STM32W108CZ STMicroelectronics, STM32W108CZ Datasheet - Page 161

no-image

STM32W108CZ

Manufacturer Part Number
STM32W108CZ
Description
High-performance, IEEE 802.15.4 wireless system-on-chip with embedded Flash memory
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32W108CZ

Receive Current (w/ Cpu)
27 mA
Transmit Current (w/ Cpu, +3 Dbm Tx)
31 mA
Low Deep Sleep Current, With Retained Ram And Gpio
400 nA/800 nA with/without sleep timer
Standard Arm Debug Capabilities
Flash patch & breakpoint; data watchpoint & trace; instrumentation trace macrocell
Single Voltage Operation
2.1-3.6 V with internal 1.8 V and 1.25 V regulators

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108CZT6
Manufacturer:
ST
0
Part Number:
STM32W108CZU74
Manufacturer:
ST
0
Part Number:
STM32W108CZU75
Manufacturer:
ST
0
STM32W108HB STM32W108CC STM32W108CB STM32W108CZ
Bits [14:12] TIM_OC4M: Output Compare 4 Mode. (Applies only if TIM_CC4S = 0
Bit 11 TIM_OC4BE: Output Compare 4 Buffer Enable. (Applies only if TIM_CC4S = 0
Bit 10 TIM_OC4FE: Output Compare 4 Fast Enable. (Applies only if TIM_CC4S = 0)
Define the behavior of the output reference signal OC4REF from which OC4 derives. OC4REF
is active high whereas OC4’s active level depends on the TIM_CC4P bit.
000: Frozen - The comparison between the output compare register TIMx_CCR4 and the
counter TIMx_CNT has no effect on the outputs.
001: Set OC4REF to active on match. The OC4REF signal is forced high when the counter
TIMx_CNT matches the capture/compare register 4 (TIMx_CCR4)
010: Set OC4REF to inactive on match. OC4REF signal is forced low when the counter
TIMx_CNT matches the capture/compare register 4 (TIMx_CCR4).
011: Toggle - OC4REF toggles when TIMx_CNT = TIMx_CCR4.
100: Force OC4REF inactive.
101: Force OC4REF active.
110: PWM mode 1 - In up-counting, OC4REF is active as long as TIMx_CNT < TIMx_CCR4,
otherwise OC4REF is inactive. In down-counting, OC4REF is inactive if
TIMx_CNT > TIMx_CCR4, otherwise OC4REF is active.
111: PWM mode 2 - In up-counting, OC4REF is inactive if TIMx_CNT < TIMx_CCR4, otherwise
OC4REF is active. In down-counting, OC4REF is active if TIMx_CNT > TIMx_CCR4, otherwise
it is inactive.
Note: In PWM mode 1 or 2, the OC4REF level changes only when the result of the
0: Buffer register for TIMx_CCR4 is disabled. TIMx_CCR4 can be written at anytime, the new
value is used by the shadow register immediately.
1: Buffer register for TIMx_CCR4 is enabled. Read/write operations access the buffer register.
TIMx_CCR4 buffer value is loaded in the shadow register at each update event.
Note: The PWM mode can be used without enabling the buffer register only in one pulse mode
This bit speeds the effect of an event on the trigger in input on the OC4 output.
0: OC4 behaves normally depending on the counter and TIM_CCR4 values even when the
trigger is ON. The minimum delay to activate OC4 when an edge occurs on the trigger input is 5
clock cycles.
1: An active edge on the trigger input acts like a compare match on the OC4 output. OC4 is set
to the compare level independently from the result of the comparison. Delay to sample the
trigger input and to activate OC4 output is reduced to 3 clock cycles. TIM_OC4FE acts only if
the channel is configured in PWM 1 or PWM 2 mode.
comparison changes or when the output compare mode switches from “frozen” mode to
“PWM” mode.
(TIM_OPM bit set in the TIMx_CR2 register), otherwise the behavior is undefined.
Doc ID 16252 Rev 13
General-purpose timers
161/232

Related parts for STM32W108CZ