MT90826AL1 Zarlink Semiconductor, Inc., MT90826AL1 Datasheet - Page 12

no-image

MT90826AL1

Manufacturer Part Number
MT90826AL1
Description
Quad Digital Switch
Manufacturer
Zarlink Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT90826AL1
Manufacturer:
ZARLINK
Quantity:
850
Pin Description (continued)
1.0
The MT90826 Quad Digital Switch is capable of switching up to 4,096 × 4,096 channels. The MT90826 is designed
to switch 64 Kbps PCM or N x 64 Kbps data. The device maintains frame integrity in data applications and minimum
throughput delay for voice applications on a per channel basis.
The serial input streams of the MT90826 can have a bit rate of 2.048, 4.096, 8.192 or 16.384 Mbps and are
arranged in 125 µs wide frames, which contain 32, 64,128 or 256 channels, respectively. The data rates on input
and output streams match. All inputs and outputs may be programmed to 2.048, 4.096 or 8.192 Mbps. STi0-15 and
STo0-15 may be set to 16.384 Mbps. Combinations of two bit rates, N and 2N are provided. See Table 1.
By using Zarlink’s message mode capability, the microprocessor can access input and output timeslots on a per
channel basis. This feature is useful for transferring control and status information for external circuits or other ST-
BUS devices.
To correct for backplane delays, the MT90826 has a frame offset calibration function which allows users to measure
the frame delay on any of the input streams, This information can then be used to program the input offset dealy for
each individual stream. Refer to Table 7, 8, and 9 and Figure 6. In addition, the MT90826 allow users to advance
1,2,39,40,41,48,
Pin # MQFP
49,80,81,120,
121,159,160
148 - 153
154,155
16 - 20
23 - 31
3 - 7
158
8,9
10
15
14
13
Device Overview
G3,J1,H3,J2,J3,K1,
N9,N10,M8,M9,L7
L2,M1,M2,M3,N1,
M6,N6,N7,M7,N8
E3,F3,H11,J11,
L8,M10,L9,L10
Pin # PBGA
L3,L4,L5,L6.
J12,K8,K11,
N2,N3
K2,K3
M4
M5
N5
N4
L1
K7,M7,M8,K8,K9,
H3,H1,H2,J1,J3,K1
M5,L6,K6,M6,L7,
L3,M1,K3,M2,K4
Pin # LBGA
L8,M9,L9,L5
J9,J10
M3,K2
L1,J2
M4
K5
J5
L4
L2
Zarlink Semiconductor Inc.
MT90826
12
A5 - A13
D14, D15
A0 - A4
D9 - 13
D6, D7
Name
D0 - 5,
DTA
R/W
NC
DS
CS
D8
Data Bus 0 to 15 (5 V Tolerant I/O).
These pins form the 16-bit data bus of
the microprocessor port.
Data Transfer Acknowledgment
(Three-state Output). This output
pulses low from tristate to indicate that
a databus transfer is complete. A pull-
up resistor is required to hold a HIGH
level when the pin is tristated.
Data Strobe (5 V Tolerant Input). This
active low input works in conjunction
with CS to enable the read and write
operations.
Read/Write (5 V Tolerant Input). This
input controls the direction of the data
bus lines (D0-D15) during a
microprocessor access.
Chip Select (5 V Tolerant Input).
Active low input used by a
microprocessor to activate the
microprocessor port.
Address 0 to 13 (5 V Tolerant Input).
These lines provide the A0 - A13
address lines when accessing the
internal registers or memories.
No Connect. These pins have to be
left unconnected.
Description
Data Sheet

Related parts for MT90826AL1