isl6312a Intersil Corporation, isl6312a Datasheet - Page 21

no-image

isl6312a

Manufacturer Part Number
isl6312a
Description
Four-phase Buck Pwm Controller With Integrated Mosfet Drivers For Intel Vr10, Vr11, And Amd Applications
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isl6312aCRZ
Manufacturer:
INTERSIL
Quantity:
120
Part Number:
isl6312aCRZ-T
Manufacturer:
ANAREN
Quantity:
44
Part Number:
isl6312aCRZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
isl6312aCRZ-T
Quantity:
2 700
Company:
Part Number:
isl6312aCRZ-T
Quantity:
1 755
Part Number:
isl6312aIRZ
Manufacturer:
FINTEK
Quantity:
10
User Selectable Adaptive Deadtime Control
Techniques
The ISL6312A integrated drivers incorporate two different
adaptive deadtime control techniques, which the user can
choose between. Both of these control techniques help to
minimize deadtime, resulting in high efficiency from the
reduced freewheeling time of the lower MOSFET body-diode
conduction, and both help to prevent the upper and lower
MOSFETs from conducting simultaneously. This is
accomplished by ensuring either rising gate turns on its
MOSFET with minimum and sufficient delay after the other
has turned off.
The difference between the two adaptive deadtime control
techniques is the method in which they detect that the lower
MOSFET has transitioned off in order to turn on the upper
MOSFET. The state of the DRSEL pin chooses which of the
two control techniques is active. By tying the DRSEL pin
directly to ground, the PHASE Detect Scheme is chosen,
which monitors the voltage on the PHASE pin to determine if
the lower MOSFET has transitioned off or not. Tying the
DRSEL pin to VCC though a 50kΩ resistor selects the
LGATE Detect Scheme, which monitors the voltage on the
LGATE pin to determine if the lower MOSFET has turned off
or not. For both schemes, the method for determining
whether the upper MOSFET has transitioned off in order to
signal to turn on the lower MOSFET is the same.
PHASE DETECT
If the DRSEL pin is tied directly to ground, the PHASE Detect
adaptive deadtime control technique is selected. For the
PHASE detect scheme, during turn-off of the lower MOSFET,
the PHASE voltage is monitored until it reaches a -0.3V/+0.8V
(forward/reverse inductor current). At this time the UGATE is
released to rise. An auto-zero comparator is used to correct the
r
the -0.3V phase level during r
case of zero current, the UGATE is released after 35ns delay of
the LGATE dropping below 0.5V. When LGATE first begins to
transition low, this quick transition can disturb the PHASE node
and cause a false trip, so there is 20ns of blanking time once
LGATE falls until PHASE is monitored.
Once the PHASE is high, the advanced adaptive
shoot-through circuitry monitors the PHASE and UGATE
voltages during a PWM falling edge and the subsequent
UGATE turn-off. If either the UGATE falls to less than 1.75V
above the PHASE or the PHASE falls to less than +0.8V, the
LGATE is released to turn-on.
LGATE DETECT
If the DRSEL pin is tied to VCC through a 50kΩ resistor, the
LGATE Detect adaptive deadtime control technique is selected.
For the LGATE detect scheme, during turn-off of the lower
MOSFET, the LGATE voltage is monitored until it reaches
1.75V. At this time the UGATE is released to rise.
DS(ON)
drop in the phase voltage preventing false detection of
DS(ON)
21
conduction period. In the
ISL6312A
Once the PHASE is high, the advanced adaptive
shoot-through circuitry monitors the PHASE and UGATE
voltages during a PWM falling edge and the subsequent
UGATE turn-off. If either the UGATE falls to less than 1.75V
above the PHASE or the PHASE falls to less than +0.8V, the
LGATE is released to turn on.
Internal Bootstrap Device
All three integrated drivers feature an internal bootstrap
schottky diode. Simply adding an external capacitor across
the BOOT and PHASE pins completes the bootstrap circuit.
The bootstrap function is also designed to prevent the
bootstrap capacitor from overcharging due to the large
negative swing at the PHASE node. This reduces voltage
stress on the boot to phase pins.
The bootstrap capacitor must have a maximum voltage
rating above PVCC + 4V and its capacitance value can be
chosen from Equation 16: where Q
charge per upper MOSFET at V
N
term is defined as the allowable droop in the rail of the upper
gate drive.
Gate Drive Voltage Versatility
The ISL6312A provides the user flexibility in choosing the
gate drive voltage for efficiency optimization. The controller
ties the upper and lower drive rails together. Simply applying
a voltage from 5V up to 12V on PVCC sets both gate drive
rail voltages simultaneously.
C
Q
Q1
BOOT_CAP
GATE
FIGURE 9. BOOTSTRAP CAPACITANCE vs BOOT RIPPLE
is the number of control MOSFETs. The ΔV
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
0.0
=
0.0
Q
---------------------------------- N
20nC
G1
V
0.1
VOLTAGE
------------------------------------- -
ΔV
GS1
PVCC
BOOT_CAP
Q
0.2
GATE
50nC
Q
GATE
0.3
Q1
= 100nC
ΔV
0.4
BOOT_CAP
GS1
0.5
G1
gate-source voltage and
0.6
is the amount of gate
(V)
0.7
0.8
BOOT_CAP
August 1, 2007
0.9
(EQ. 16)
FN9290.3
1.0

Related parts for isl6312a