mc68hc912dg128 Freescale Semiconductor, Inc, mc68hc912dg128 Datasheet - Page 232

no-image

mc68hc912dg128

Manufacturer Part Number
mc68hc912dg128
Description
M68hc12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc912dg128ACPV
Manufacturer:
FREESCALE
Quantity:
201
Part Number:
mc68hc912dg128ACPVE
Manufacturer:
FREESCALE
Quantity:
1 000
Part Number:
mc68hc912dg128AMPV
Manufacturer:
FREESCALE
Quantity:
334
Part Number:
mc68hc912dg128AVPV
Manufacturer:
FUJI
Quantity:
6 629
Part Number:
mc68hc912dg128CCPVE
Manufacturer:
FREESCALE
Quantity:
500
Enhanced Capture Timer
PACN3, PACN2 — Pulse Accumulators Count Registers
PACN1, PACN0 — Pulse Accumulators Count Registers
Technical Data
232
RESET:
RESET:
$00A4
$00A5
$00A2
$00A3
BIT 7
BIT 7
BIt 7
Bit 7
BIt 7
Bit 7
0
0
6
6
6
0
6
6
6
0
Read: any time
Write: any time
The two 8-bit pulse accumulators PAC3 and PAC2 are cascaded to form
the PACA 16-bit pulse accumulator. When PACA in enabled (PAEN=1
in PACTL, $A0) the PACN3 and PACN2 registers contents are
respectively the high and low byte of the PACA.
When PACN3 overflows from $FF to $00, the Interrupt flag PAOVF in
PAFLG ($A1) is set.
Full count register access should take place in one clock cycle. A
separate read/write for high byte and low byte will give a different result
than accessing them as a word.
Read: any time
Write: any time
The two 8-bit pulse accumulators PAC1 and PAC0 are cascaded to form
the PACB 16-bit pulse accumulator. When PACB in enabled, (PBEN=1
Freescale Semiconductor, Inc.
For More Information On This Product,
5
5
5
0
5
5
5
0
Go to: www.freescale.com
Enhanced Capture Timer
4
4
4
0
4
4
4
0
3
3
3
0
3
3
3
0
2
2
2
0
2
2
2
0
MC68HC912DG128 — Rev 3.0
1
1
1
0
1
1
1
0
BIT 0
BIT 0
Bit 0
Bit 0
Bit 0
Bit 0
0
0
$00A2, $00A3
$00A4, $00A5
MOTOROLA
PACN3 (hi)
PACN2 (lo)
PACN1 (hi)
PACN0 (lo)

Related parts for mc68hc912dg128