dm96l02 Fairchild Semiconductor, dm96l02 Datasheet - Page 2

no-image

dm96l02

Manufacturer Part Number
dm96l02
Description
Dual Retriggerable Resettable Monostable Multivibrator
Manufacturer
Fairchild Semiconductor
Datasheet
www.fairchildsemi.com
Functional Block Diagram
Operation Notes
1. TRIGGERING—can be accomplished by a positive-
2. RETRIGGERING—In a normal cycle, triggering ini-
3. NON-RETRIGGERABLE OPERATION—Retriggering
Input to Pin 5 (11)
going transition on pin 4 (12) or a negative-going transi-
tion on pin 5 (11). Triggering begins as a signal crosses
the input V
internal latch whose unbalanced cross-coupling causes
it to assume a preferred state. As the latch output goes
LOW it disables the gates leading to the Q output and,
through an inverter, turns on the capacitor discharge
transistor. The inverted signal is also fed back to the
latch input to change its state and effectively end the
triggering action; thus the latch and its associated feed-
back perform the function of a differentiator.
The emitters of the latch transistors return to ground
through an enabling transistor which must be turned off
between successive triggers in order for the latch to
proceed through the proper sequence when triggering
is desired. Pin 5 (11) must be HIGH in order to trigger
at pin 4 (12); conversely, pin 4 (12) must be LOW in
order to trigger at pin 5 (11).
tiates a rapid discharge of the external timing capacitor,
followed by a ramp voltage run-up at pin 2 (14). The
delay will time out when the ramp voltage reaches the
upper trigger point of a Schmitt circuit, causing the out-
puts to revert to the quiescent state. If another trigger
occurs before the ramp voltage reaches the Schmitt
threshold, the capacitor will be discharged and the
ramp will start again without having disturbed the out-
put. The delay period can therefore be extended for an
arbitrary length of time by insuring that the interval
between triggers is less than the delay time, as deter-
mined by the external capacitor and resistor.
can be inhibited logically, by connecting pin 6 (10) back
to pin 4 (12) or by connecting pin 7 (9) back to pin 5
(11). Either hook-up has the effect of keeping the latch-
enabling transistor turned on during the delay period,
which prevents the input latch from cycling as dis-
cussed above in the section on triggering.
IL
:V
Pin 4 (12)
IH
threshold region; this activates an
L
Pin 3 (13)
H
2
4. OUTPUT PULSE WIDTH—An external resistor R
5. SETUP AND RELEASE TIMES—The setup times
6. RESET OPERATION—A LOW signal on C
Input to Pin 4 (12)
an external capacitor C
functional block diagram. To minimize stray capaci-
tance and noise pickup, R
as close as possible to the circuit. In applications which
require remote trimming of the pulse width, as with a
variable resistor, R
series with the variable resistor; the fixed resistor
should be located as close as possible to the circuit.
The output pulse width t
R
t
16 k
20 k
C
C
listed below are necessary to allow the latch-enabling
transistor to turn off and the node voltages within the
input latch to stabilize, thus insuring proper cycling of
the latch when the next trigger occurs. The indicated
release times (equivalent to trigger duration) allow time
for the input latch to cycle and its signal to propagate.
(13), will terminate an output pulse, causing Q to go
LOW and Q to go HIGH. As long as C
delay period cannot be initiated nor will attempted trig-
gering cause spikes at the outputs. A reset pulse dura-
tion, in the LOW state, of 25 ns is sufficient to insure
resetting. If the reset input goes LOW at the same time
that a trigger transition occurs, the reset will dominate
and the outputs will not respond to the trigger. If the
reset input goes HIGH coincident with a trigger transi-
tion, the circuit will respond to the trigger.
W
X
X
X
is in k , C
may vary from 0 to any value. For pulse widths with
less than 10
0.33 R
R
R
X
X
X
C
X
220 k
100 k
X
Pins 5 (11) and 3 (13)
is in pF and t
3
(1
pF see Figure 1.
X
should consist of a fixed resistor in
3/R
for 0 C to 75 C
for 55 C to 125 C
X
X
W
are required, as shown in the
) for C
X
is defined as follows, where
and C
W
is in ns.
X
H
X
10
should be located
3
D
pF
is held LOW, a
D
, pin 3
X
and

Related parts for dm96l02