MT46H8M32LFB5-10 IT:A TR Micron Technology Inc, MT46H8M32LFB5-10 IT:A TR Datasheet - Page 19

IC DDR SDRAM 256MBIT 90VFBGA

MT46H8M32LFB5-10 IT:A TR

Manufacturer Part Number
MT46H8M32LFB5-10 IT:A TR
Description
IC DDR SDRAM 256MBIT 90VFBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT46H8M32LFB5-10 IT:A TR

Format - Memory
RAM
Memory Type
Mobile DDR SDRAM
Memory Size
256M (8Mx32)
Speed
100MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.95 V
Operating Temperature
-40°C ~ 85°C
Package / Case
90-VFBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Operating Mode
Extended Mode Register
Temperature-Compensated Self Refresh
Partial-Array Self Refresh
Table 6:
Output Driver Strength
PDF: 09005aef82091978 / Source: 09005aef8209195b
MT46H16M16LF__2.fm - Rev. H 6/08 EN
Partial-Array Self Refresh Options
The normal operating mode is selected by issuing a LOAD MODE REGISTER command
with bits A7–A11 (x32) or A7–A12 (x16) each set to zero and bits A0–A6 set to the desired
values.
All other combinations of values for A7–A11/A12 are reserved for future use and/or test
modes. Test modes and reserved states should not be used, because unknown operation
or incompatibility with future versions may result.
The extended mode register controls functions specific to Mobile SDRAM operation.
These additional functions include drive strength, temperature-compensated self
refresh, and partial-array self refresh.
The extended mode register is programmed via the LOAD MODE REGISTER command
(with BA0 = 0 and BA1 = 1) and will retain the stored information until it is programmed
again, the device goes into deep power-down mode, or the device loses power.
On this version of the Mobile DDR SDRAM, a temperature sensor is implemented for
automatic control of the SELF REFRESH oscillator. Programming the TCSR bits will have
no effect on the device. The SELF REFRESH oscillator will continue to refresh at the
factory-programmed optimal rate for the device temperature.
For further power savings during SELF REFRESH, the partial-array self refresh (PASR)
feature enables the controller to select the amount of memory that will be refreshed
during SELF REFRESH.
WRITE and READ commands can still occur during standard operation, but only the
selected regions of the array will be refreshed during SELF REFRESH. Data in regions
that are not selected will be lost.
Because the Mobile DDR SDRAM is designed for use in smaller systems that are typically
point-to-point connections, an option to control the drive strength of the output buffers
is provided. Drive strength should be selected based on expected loading of the memory
bus. There are four allowable settings for the output drivers: 25Ω, 55Ω, 80Ω, and 100Ω
internal impedance.
Full array
Half array
Quarter array
Eighth array
Sixteenth array
Memory
19
Banks 0, 1, 2, and 3
Banks 0 and 1
Bank 0
Bank 0 with row address MSB = 0
Bank 0 with row address MSB = 0 and MSB - 1 = 0
Micron Technology, Inc., reserves the right to change products or specifications without notice.
256Mb: x16, x32 Mobile DDR SDRAM
Bank
©2005 Micron Technology, Inc. All rights reserved.
Register Definition

Related parts for MT46H8M32LFB5-10 IT:A TR