HYS64T128020HU-3S-B Qimonda, HYS64T128020HU-3S-B Datasheet - Page 26

MODULE DDR2 1GB 240-DIMM

HYS64T128020HU-3S-B

Manufacturer Part Number
HYS64T128020HU-3S-B
Description
MODULE DDR2 1GB 240-DIMM
Manufacturer
Qimonda
Datasheet

Specifications of HYS64T128020HU-3S-B

Memory Type
DDR2 SDRAM
Memory Size
1GB
Speed
333MHz
Package / Case
240-DIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1024
28)
29) When the device is operated with input clock jitter, this parameter needs to be derated by the actual
30) When the device is operated with input clock jitter, this parameter needs to be derated by the actual
31) For these parameters, the DDR2 SDRAM device is characterized and verified to support
32)
Rev. 1.3, 2006-12
03292006-6GMD-RSFT
t
(
driving (
calculation is consistent.
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has
and
+
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has
and
+
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which
t
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.
t
RPST
t
nRP
WTR
RPST
t
t
JIT.PER.MAX
JIT.DUTY.MAX
t
t
= RU{
is at lease two clocks (2 x
JIT.PER.MAX
JIT.DUTY.MAX
end point and
), or begins driving (
t
RPRE
t
RP
= 1.1 x
) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the
/
= 0.6 x
= + 93 ps, then
t
CK.AVG
= + 93 ps, then
t
t
RPRE
CK.AVG
t
} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at
CK.AVG
begin point are not referenced to a specific voltage level but specify when the device output is no longer driving
t
RPRE
+ 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).
+ 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).
t
).
RPRE.MIN(DERATED)
t
t
RPST.MIN(DERATED)
CK
Figure 3
) independent of operation frequency.
shows a method to calculate these points when the device is no longer driving (
=
=
t
RPRE.MIN
t
RPST.MIN
+
+
t
t
JIT.PER.MIN
JIT.DUTY.MIN
26
HYS[64/72]T[32/64/128]xx0HU-[25F/2.5/3/3S/3.7/5]-B
= 0.9 x
= 0.4 x
t
CK.AVG
t
CK.AVG
– 72 ps = + 2178 ps and
– 72 ps = + 928 ps and
t
nPARAM
Unbuffered DDR2 SDRAM Module
= RU{
t
t
JIT.PER
JIT.DUTY
t
t
nRP
RP
t
PARAM
= 15 ns, the device will support
= RU{
of the input clock. (output
t
of the input clock. (output
t
RPRE.MAX(DERATED)
RPST.MAX(DERATED)
/
t
CK.AVG
t
Internet Data Sheet
RP
/
t
t
JIT.DUTY.MIN
JIT.PER.MIN
t
CK.AVG
}, which is in clock
t
RPST
}, which is in
), or begins
=
=
= – 72 ps
= – 72 ps
t
t
RPRE.MAX
RPST.MAX

Related parts for HYS64T128020HU-3S-B