SAF-TC1130-L150EB-G BB Infineon Technologies, SAF-TC1130-L150EB-G BB Datasheet - Page 35

IC MCU 32BIT TRICOR 16KB LBGA208

SAF-TC1130-L150EB-G BB

Manufacturer Part Number
SAF-TC1130-L150EB-G BB
Description
IC MCU 32BIT TRICOR 16KB LBGA208
Manufacturer
Infineon Technologies
Series
TC11xxr
Datasheet

Specifications of SAF-TC1130-L150EB-G BB

Core Processor
TriCore
Core Size
32-Bit
Speed
150MHz
Connectivity
CAN, EBI/EMI, FIFO, I²C, IrDA, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
72
Program Memory Type
ROMless
Ram Size
144K x 8
Voltage - Supply (vcc/vdd)
1.43 V ~ 1.58 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LSBGA
Data Bus Width
32 bit
Program Memory Size
32 KB
Data Ram Size
144 KB
Interface Type
3xASC, 2xSSC, I2C, 2xMLI, Ethernet 10, 100 Mbits, s, USB
Maximum Clock Frequency
150 MHz
Number Of Programmable I/os
72
Number Of Timers
9
Operating Supply Voltage
1.5 V, 3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Packages
PG-LBGA-208
Max Clock Frequency
150.0 MHz
Sram (incl. Cache)
144.0 KByte
Can Nodes
4
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
FT1130L150EBGBBXP
SAF-TC1130-L150EB-GBB
SAF-TC1130-L150EB-GBBINTR
SAF-TC1130-L150EB-GBBTR
SAF-TC1130-L150EB-GBBTR
SAFTC1130L150EBBBXT
SP000106119
SP000106538
SP000743584
3.4
The TC1130 includes two bus systems:
• Local Memory Bus (LMB)
• Flexible Peripheral Interface Bus (FPI)
The LMB-to-FPI (LFI) bridge interconnects the FPI bus and LMB Bus.
3.4.1
The Local Memory Bus interconnects the memory units and functional units, such as
CPU and DMU. The main objective of the LMB bus is to support devices with fast
response time. This allows the DMI and PMI fast access to local memory and reduces
load on the FPI bus. The TriCore™ system itself is located on the LMB bus. Via External
Bus Unit, it interconnects TC1130 and external components.
The Local Memory Bus is a synchronous, pipelined, split bus with variable block size
transfer support. It supports 8, 16, 32 and 64 bits single beat transactions and variable
length 64 bits block transfers.
Features:
The LMB provides the following features:
• Synchronous, Pipelined, Multimaster, 64-bit high performance bus
• Optimized for high speed and high performance
• 32-bit address, 64-bit data buses
• Central, simple per cycle arbitration
• Slave controlled wait state insertion
• Address pipelining (max depth - 2)
• Supports Split transactions
• Supports Variable block size transfer
• Supports Locked transaction (read-modify-write)
3.4.2
The FPI Bus is an on-chip bus that is used in modular and highly integrated
microprocessors and microcontrollers (systems-on-chips). FPI Bus is designed for
memory mapped data transfers between its bus agents. Bus agents are on-chip function
blocks (modules), equipped with an FPI Bus interface and connected via FPI Bus
signals. An FPI Bus agent acts as an FPI Bus master when it initiates data read or data
write operations once bus ownership has been granted to the agent. An FPI Bus agent
that is addressed by an FPI Bus operation acts as an FPI Bus slave when it performs the
requested data read or write operation.
Data Sheet
On-Chip Bus System
Flexible Peripheral Interconnect Bus (FPI)
Local Memory Bus (LMB)
29
Functional Description
V1.1, 2008-12
TC1130

Related parts for SAF-TC1130-L150EB-G BB