SAF-TC1130-L150EB-G BB Infineon Technologies, SAF-TC1130-L150EB-G BB Datasheet - Page 49

IC MCU 32BIT TRICOR 16KB LBGA208

SAF-TC1130-L150EB-G BB

Manufacturer Part Number
SAF-TC1130-L150EB-G BB
Description
IC MCU 32BIT TRICOR 16KB LBGA208
Manufacturer
Infineon Technologies
Series
TC11xxr
Datasheet

Specifications of SAF-TC1130-L150EB-G BB

Core Processor
TriCore
Core Size
32-Bit
Speed
150MHz
Connectivity
CAN, EBI/EMI, FIFO, I²C, IrDA, SPI, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
72
Program Memory Type
ROMless
Ram Size
144K x 8
Voltage - Supply (vcc/vdd)
1.43 V ~ 1.58 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LSBGA
Data Bus Width
32 bit
Program Memory Size
32 KB
Data Ram Size
144 KB
Interface Type
3xASC, 2xSSC, I2C, 2xMLI, Ethernet 10, 100 Mbits, s, USB
Maximum Clock Frequency
150 MHz
Number Of Programmable I/os
72
Number Of Timers
9
Operating Supply Voltage
1.5 V, 3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Packages
PG-LBGA-208
Max Clock Frequency
150.0 MHz
Sram (incl. Cache)
144.0 KByte
Can Nodes
4
Program Memory
0.0 KByte
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
FT1130L150EBGBBXP
SAF-TC1130-L150EB-GBB
SAF-TC1130-L150EB-GBBINTR
SAF-TC1130-L150EB-GBBTR
SAF-TC1130-L150EB-GBBTR
SAFTC1130L150EBBBXT
SP000106119
SP000106538
SP000743584
3.11
Figure 3-7
(IIC).
The IIC module has four I/O lines, located at Port 2. The IIC module is further supplied
with clock control, interrupt control and address decoding logic. One DMA request can
be generated by IIC module.
Figure 3-7
The on-chip IIC bus module connects the platform buses to other external controllers
and/or peripherals via the two-line serial IIC interface. One line is responsible for clock
transfer and synchronization (SCL), the other is responsible for the data transfer (SDA).
The IIC bus module provides communication at data rates of up to 400 kbit/sec and
features 7-bit addressing as well as 10-bit addressing. This module is fully compatible to
the IIC bus protocol.
The module can operate in three different modes:
Master mode, where the IIC controls the bus transactions and provides the clock signal.
Slave mode, where an external master controls the bus transactions and provides the
clock signal.
Multimaster mode, where several masters can be connected to the bus, i.e. the IIC can
be master or slave.
The on-chip IIC bus module allows efficient communication via the common IIC bus. The
module unloads the CPU of low level tasks such as:
• (De)Serialization of bus data
• Generation of start and stop conditions
• Monitoring the bus lines in slave mode
Data Sheet
to DMA
Decoder
Interrupt
Address
Control
Control
Clock
Inter IC Serial Interface (IIC)
shows a global view of the functional blocks of the Inter IC Serial interface
General Block Diagram of the IIC Interface
f
INT_P
INT_E
INT_D
IIC
Module
IIC
SDA0
SCL0
SDA1
SCL1
43
Control
Port 2
Functional Description
P2.12/SDA0
P2.13/SCL0
P2.14/SDA1
P2.15/SCL1
V1.1, 2008-12
TC1130

Related parts for SAF-TC1130-L150EB-G BB