EM2420-STR Ember, EM2420-STR Datasheet - Page 26

no-image

EM2420-STR

Manufacturer Part Number
EM2420-STR
Description
IC RF TXRX ZIGBEE 2.4GHZ 48-QLP
Manufacturer
Ember
Datasheet

Specifications of EM2420-STR

Mfg Application Notes
EM2420
Frequency
2.4GHz
Data Rate - Maximum
250kbps
Modulation Or Protocol
802.15.4
Applications
ZigBee™
Power - Output
-3dBm
Sensitivity
-94dBm
Voltage - Supply
2.1 V ~ 3.6 V
Current - Receiving
19.7mA
Current - Transmitting
17.4mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
-40°C ~ 85°C
Package / Case
48-QLP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Memory Size
-
address consists of two parts, B1:0 (MSB)
selecting one of the three memory banks
and A6:0 (LSB) selecting the address
within the selected bank. The RAM is
divided into three memory banks: TXFIFO
(bank 0), RXFIFO (bank 1) and security
(bank 2). The FIFO banks are 128 bytes
each, while the security bank is 112 bytes.
A6:0 is transmitted directly after the
RAM/Register bit as shown in Figure 7.
For RAM access, a second byte is also
required before the data transfer. This
byte contains B1:0 in bits 7 and 6,
followed by the R/W bit (0 for read+write, 1
for read). Bits 4 through 0 are don’t care
as shown in Figure 7.
For RAM write, data to be written must be
input on the SI pin directly after the
second address byte. RAM data read is
Ember Part Number: 120-0049-000D
Read or write a whole register (16 bit):
Read or write n bytes from/to RF FIFO:
Read or write n bytes from/to RAM:
Multiple command strobes:
Multiple register read or write
Read 8 MSB of a register:
Figure 8. Configuration registers write and read operations via SPI
Command strobe:
CSn:
Note:
FIFO and RAM access must be terminated with setting the CSn pin high.
Command strobes and register access may be followed by any other access,
since they are completed on the last negative edge on SCLK. They may however also be
terminated with setting CSn high, if desirable, e.g. for reading only 8 bits from a configuration
register.
ADDRL
ADDR
ADDR
ADDR
ADDR
ADDR
ADDR
FIFO
RAM
ADDRH
DATA
DATA
DATA
DATA
EM2420 Datasheet
ADDR
8MSB
8MSB
8MSB
byte0
RAM
DATA
DATA
DATA
DATA
ADDR
ADDR
8LSB
8LSB
byte1
output on the SO pin simultaneously, but
may be ignored by the user if only writing
is of interest.
For RAM read, the selected byte(s) are
output on the SO pin directly after the
second address byte.
See Figure 8 for an illustration on how
multiple RAM bytes may be read or written
in one operation.
The RAM memory space is shown in
Table 6.
As with register data, data stored in RAM
will be retained during power down mode,
but not when the power-supply is turned
off (e.g., by disabling the voltage regulator
using the VREG_EN pin).
DATA
DATA
...
ADDR
ADDR+1
byte2
DATA
DATA
DATA
ADDR+2
8MSB
byte3
...
...
...
DATA
ADDR
byte n-3
EM2420
...
DATA
DATA
ADDR
byte n-2
Page 26 of 84
8MSB
DATA
DATA
DATA
ADDR
ADDR+n
byte n-1
8LSB

Related parts for EM2420-STR