LAN8710A-EZK-TR SMSC, LAN8710A-EZK-TR Datasheet - Page 35

no-image

LAN8710A-EZK-TR

Manufacturer Part Number
LAN8710A-EZK-TR
Description
Ethernet ICs 10/100 Ethernet XCVR w/HPAutoMDIX FlexPwr
Manufacturer
SMSC
Type
Single Chipr
Datasheet

Specifications of LAN8710A-EZK-TR

Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Transceivers
Number Of Transceivers
1
Standard Supported
IEEE 802.3 or IEEE 802.3u
Data Rate
125 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.6 V or 3 V
Maximum Operating Temperature
+ 85 C
Package / Case
QFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN8710A-EZK-TR
Manufacturer:
SMSC
Quantity:
10 000
Part Number:
LAN8710A-EZK-TR
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN8710A-EZK-TR
0
Company:
Part Number:
LAN8710A-EZK-TR
Quantity:
2 000
Small Footprint MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR
Datasheet
SMSC LAN8710A/LAN8710Ai
3.7
3.7.1
3.7.2
Configuration straps allow various features of the device to be automatically configured to user defined
values. Configuration straps are latched upon Power-On Reset (POR) and pin reset (nRST).
Configuration straps include internal resistors in order to prevent the signal from floating when
unconnected. If a particular configuration strap is connected to a load, an external pull-up or pull-down
resistor should be used to augment the internal resistor to ensure that it reaches the required voltage
level prior to latching. The internal resistor can also be overridden by the addition of an external
resistor.
Note: The system designer must guarantee that configuration strap pins meet the timing
Note: When externally pulling configuration straps high, the strap should be tied to VDDIO, except
PHYAD[2:0]: PHY Address Configuration
The PHYAD[2:0] configuration straps are driven high or low to give each PHY a unique address. This
address is latched into an internal register at the end of a hardware reset (default = 000b). In a multi-
transceiver application (such as a repeater), the controller is able to manage each transceiver via the
unique address. Each transceiver checks each management data frame for a matching address in the
relevant bits. When a match is recognized, the transceiver responds to that particular frame. The PHY
address is also used to seed the scrambler. In a multi-transceiver application, this ensures that the
scramblers are out of synchronization and disperses the electromagnetic radiation across the
frequency spectrum.
The device’s SMI address may be configured using hardware configuration to any value between 0
and 7. The user can configure the PHY address using Software Configuration if an address greater
than 7 is required. The PHY address can be written (after SMI communication at some address is
established) using the
are multiplexed with other signals as shown in
MODE[2:0]: Mode Configuration
The MODE[2:0] configuration straps control the configuration of the 10/100 digital block. When the
nRST pin is deasserted, the register bit values are loaded according to the MODE[2:0] configuration
straps. The 10/100 digital block is then configured by the register bit values. When a soft reset occurs
via the
controlled by the register bit values and the MODE[2:0] configuration straps have no affect.
The device’s mode may be configured using the hardware configuration straps as summarized in
Table
Configuration Straps
3.6. The user may configure the transceiver mode by writing the SMI registers.
requirements specified in
page
the device may capture incorrect strap values.
for REGOFF and nINTSEL which should be tied to VDD2A.
Soft Reset
70. If configuration strap pins are not at the correct voltage level prior to being latched,
bit of the
PHYAD
ADDRESS BIT
Table 3.5 Pin Names for Address Bits
PHYAD[0]
PHYAD[1]
PHYAD[2]
Basic Control
bits of the
Section 5.5.3, "Power-On nRST & Configuration Strap Timing," on
DATASHEET
Special Modes
RXER/RXD4/PHYAD0
35
®
RXCLK/PHYAD1
Register, the configuration of the 10/100 digital block is
Technology
RXD3/PHYAD2
Table
PIN NAME
3.5.
Register. The PHYAD[2:0] configuration straps
Revision 1.2 (11-10-10)

Related parts for LAN8710A-EZK-TR