OX16C950-TQBG OXFORD SEMICONDUCTOR, OX16C950-TQBG Datasheet - Page 40

IC, UART, 1CH, SMD, TQFP48, 950

OX16C950-TQBG

Manufacturer Part Number
OX16C950-TQBG
Description
IC, UART, 1CH, SMD, TQFP48, 950
Manufacturer
OXFORD SEMICONDUCTOR
Datasheet

Specifications of OX16C950-TQBG

No. Of Channels
1
Data Rate
15Mbps
Uart Features
Tx/Rx FIFO INT TRIG
Supply Voltage Range
3V To 5.25V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
No. Of Pins
48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
OX16C950-TQBG
Manufacturer:
SAMSUNG
Quantity:
450
15.12
The GDS register is located at offset 0x10 of the ICR
Good data status is set when the following conditions are
true:
GDS[0]: Good Data Status
GDS[7:1]: Reserved
15.13
The DMS register is located at offset 0x11 of the ICR. This
allows the TXRDY# and RXRDY# lines to be permanently
deasserted, and the current internal status to be monitored.
This mainly has applications for testing.
DMS[0]: RxRdy Status
Read Only: set when RxRdy is asserted (pin driven low).
DMS[1]: TxRdy Status
Read Only: set when TxRdy is asserted (pin driven low).
DMS[5:2] Reserved
DMS[6]: Force RxRdy Inactive
logic 0 ⇒
DS-0031 Sep 05
OXFORD SEMICONDUCTOR LTD.
Good-data status register ‘GDS’
DMA Status Register ‘DMS’
ISR reads level0 (no interrupt), level2 or 2a
(receiver data) or level3 (THR empty) interrupt.
LSR[7] is clear i.e. no parity error, framing error
or break in the FIFO.
LSR[1] is clear i.e. no overrun error has occurred.
RxRdy# acts normally
External—Free Release
logic 1 ⇒
DMA[7]: Force TxRdy Inactive
logic 0 ⇒
logic 1 ⇒
15.14
The PIX register is located at offset 0x12 of the ICR. This
read-only register gives the UART index. For a single
channel device such as the OX16C950 this reads ‘0’.
15.15
The CKA register is located at offset 0x13 of the ICR. This
register adds additional clock control mainly for
isochronous and embedded applications. The register is
effectively an enhancement to the CKS register.
This register is cleared to 0x00 after a hardware reset to
maintain compatibility with 16C550, but is unaffected by
software reset. This allows the user to select a clock mode
and then reset the channel to work-around any timing
glitches.
Port Index Register ‘PIX’
Clock Alteration Register ‘CKA’
RxRdy# is permanently inactive (high)
regardless of FIFO thresholds
TxRdy# acts normally
TxRdy# is permanently inactive (high)
regardless of FIFO thresholds.
OX16C950 rev B
Page 40

Related parts for OX16C950-TQBG