EP2SGX90EF1152I4N Altera, EP2SGX90EF1152I4N Datasheet - Page 47

Stratix II GX

EP2SGX90EF1152I4N

Manufacturer Part Number
EP2SGX90EF1152I4N
Description
Stratix II GX
Manufacturer
Altera
Datasheet

Specifications of EP2SGX90EF1152I4N

Family Name
Stratix II GX
Number Of Logic Blocks/elements
90960
# I/os (max)
558
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
90960
Ram Bits
4520448
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90EF1152I4N
Manufacturer:
ALTERA
Quantity:
535
Part Number:
EP2SGX90EF1152I4N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX90EF1152I4N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP2SGX90EF1152I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2SGX90EF1152I4N
0
Altera Corporation
October 2007
REFCLK[1..0]
Transmitter PLL
Receiver PLL
Global clock
(driven from an
input pin)
Inter-transceiver
lines
Table 2–11. Available Clocking Connections for Transceivers
Source
Transmitter
PLL
v
v
v
Table 2–11
transceivers.
Clock Resource for PLD-Transceiver Interface
For the regional or global clock network to route into the transceiver, a
local route input output (LRIO) channel is required. Each LRIO clock
region has up to eight clock paths and each transceiver block has a
maximum of eight clock paths for connecting with LRIO clocks. These
resources are limited and determine the number of clocks that can be used
between the PLD and transceiver blocks.
LRIO resources available for Stratix II GX devices with different numbers
of transceiver blocks.
Tables 2–12
to the transceiver block.
Region0
8 LRIO clock
Region1
8 LRIO clock
Table 2–12. Available Clocking Connections for Transceivers in 2SGX30D
Region
Receiver PLL
summarizes the possible clocking connections for the
through
v
v
v
Global
Clock
2–15
v
v
Clock Resource
Global Clock
show the connection of the LRIO clock resource
Destination
RCLK 20-27
RCLK 12-19
v
v
v
Regional
Clock
Stratix II GX Device Handbook, Volume 1
Table 2–12
Regional
8 Clock I/O
Clock
Bank 13
v
v
v
v
Stratix II GX Architecture
Transceiver
shows the number of
Inter-Transceiver
8 Clock I/O
Bank 14
v
Lines
v
2–39

Related parts for EP2SGX90EF1152I4N