LAN9420-NU Standard Microsystems (SMSC), LAN9420-NU Datasheet - Page 109

no-image

LAN9420-NU

Manufacturer Part Number
LAN9420-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9420-NU
Manufacturer:
SMSC
Quantity:
20 000
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
Datasheet
SMSC LAN9420/LAN9420i
4.3.6
31:23
22:20
19:17
BITS
16
15
RESERVED
Transmit Process State (TS)
This Read-Only field indicates the state of the transmit process. This field
does not generate an interrupt. The TS field is encoded as follows:
Receive Process State (RS)
This Read-Only field indicates the state of the receive process. This field
does not generate an interrupt. The RS field is encoded as follows:
Normal Interrupt Summary (NIS)
This bit is the logical OR of other bits within this register. Only unmasked
bits affect this register. Below is the list of bits:
DMAC_STATUS[0]: Transmit interrupt (TI)
DMAC_STATUS[2]: Transmit buffer unavailable (TU)
DMAC_STATUS[6]: Receive interrupt (RI)
Abnormal Interrupt Summary (AIS)
This bit is the logical OR of other bits within this register. Only unmasked
bits affect this register. Below is the list of bits:
DMAC_STATUS[1]: Transmit process stopped (TPS)
DMAC_STATUS[7]: Receive buffer unavailable (RU)
DMAC_STATUS[8]: Receive process stopped (RPS)
DMA Controller Status Register (DMAC_STATUS)
This register contains all of the status bits that the DMAC reports to the Host system. Most of the fields
in this register will cause an interrupt. Status can be checked as part of an interrupt service routine, or
by polling. DMAC interrupts can be masked in the DMAC_INTR_ENA register.
STATE
STATE
000
001
010
011
100
101
110
111
000
001
010
100
101
011
110
111
Offset:
Stopped - Reset or Stop command issued
Running - Fetching the transmit descriptor
Running - Waiting for the end of transmission
Running - Reading the data from memory and queuing into TX FIFO
RESERVED
RESERVED
Suspended - Unavailable transmit descriptor
Running - Closing the transmit descriptor
Stopped - Reset or Stop receive command
Running - Fetching the receive descriptor
Running - Checking for end of receive packet before prefetch of next
descriptor
Running - Waiting for receive packet
Suspended - Unavailable receive descriptor
Running - Closing receive descriptor
Running - Flushing the current frame from the receive buffer because
of unavailable receive buffer
Running - Queuing the receive frame from the receive buffer into the
Host memory
DESCRIPTION
0014h
DESCRIPTION
DESCRIPTION
DATASHEET
109
Size:
32 bits
TYPE
R/WC
R/WC
RO
RO
RO
Revision 1.4 (12-17-08)
DEFAULT
000b
000b
0b
0b
-

Related parts for LAN9420-NU