LAN9420-NU Standard Microsystems (SMSC), LAN9420-NU Datasheet - Page 75

no-image

LAN9420-NU

Manufacturer Part Number
LAN9420-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9420-NU
Manufacturer:
SMSC
Quantity:
20 000
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
Datasheet
SMSC LAN9420/LAN9420i
3.7.3
3.7.4
3.7.4.1
3.7.4.1.1
Device Clocking
LAN9420/LAN9420i requires a fixed-frequency 25MHz clock source. This is typically provided by
attaching a 25MHz crystal to the XI and XO pins. The clock can optionally be provided by driving the
XI input pin with a single-ended 25MHz clock source. If a single-ended source is selected, the clock
input must run continuously for normal device operation.
Internally, LAN9420/LAN9420i generates its required clocks with a phase-locked loop (PLL). The
LAN9420/LAN9420i reduces its power consumption in the D3 state by disabling its internal PLL and
derivative clocks. The 25MHz clock remains operational in all states where power is applied.
Please refer to
Power States
This section describes the operation of LAN9420/LAN9420i in each device power state (‘D’ states) as
well as the events required to cause state transitions. LAN9420/LAN9420i’s behavior is dependant on
the device’s VAUXDET pin (the device’s ability to detect wake events in D3
are discussed in the sections that follow.
Device power states and associated state transitions are illustrated in
Figure 3.28
G3 state as defined by the ACPI specification. In this state all power (+3.3V and 3.3Vaux) is off.
Some power state transitions may place the PHY in the General Power-Down state as noted in the
sections that follow. Please refer to
information on this mode of operation.
G3 State (Mechanical Off)
G3 is not a device power state, but is discussed here for illustrative purposes. In the G3 state all PCI
power is off. In this state all device context is lost.
POWER MANAGEMENT EVENTS IN G3
LAN9420/LAN9420i does not detect power management events in the G3 state.
includes the system’s mechanical off (G3) power state for illustrative purposes. This is the
D3
D0
T3
Section 5.9, "Clock Circuit," on page 166
Figure 3.28 LAN9420/LAN9420i Device Power States
HOT
A
T11
T7
T2
T4
DATASHEET
Section 3.6.8.1, "General Power-Down," on page 72
75
D3
T9
D0
COLD
T10
U
for more information on clock requirements.
T6
G3
Figure 3.28
COLD
Revision 1.4 (12-17-08)
). Specific behaviors
T12
below. Note that
Vaux Off
for more

Related parts for LAN9420-NU