AM7969-175JC AMD (ADVANCED MICRO DEVICES), AM7969-175JC Datasheet - Page 88

AM7969-175JC

Manufacturer Part Number
AM7969-175JC
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of AM7969-175JC

Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Package Type
PLCC
Mounting
Surface Mount
Pin Count
28
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM7969-175JC
Quantity:
6
Part Number:
AM7969-175JC
Manufacturer:
AMD
Quantity:
20 000
Figure 7-9
84
AMD
Receiver Timing in Auto-Repeat Configuration
7.3.2 Timing Limitations of the Auto-Repeat Configuration
Note, however, that the t
delay from the first to the last Receiver in the cascade is greater than 1 byte time,
parallel data will output 1 byte time later on some Receivers than on others.
The following example is for t
start of one byte to the start of the next is 80 nanoseconds. When IGM on the last
Receiver goes HIGH forcing the CNB1 on the first one to go LOW, it will take 20 x R ns
(where R is the number of Receivers in cascade) before the last IGM goes LOW again,
(allowing CNB on the first Receiver to go HIGH).
In order for the first Receiver to capture the next byte its CNB cannot remain LOW for
more than X ns (where X must be less than 1 byte period).
X = (20 x R1) + (inverter delay) + (CNB to CLK set-up)
(R1 is the number of receivers that can be connected in cascade in this format)
The CNB to CLK set-up time is specified as t
In 8 Bit mode at 12.5 Mbyte/s, CNB to clock setup = - [(80/10) –32] = 24 ns
Figure 7-10 demonstrates an alternative scheme which will allow a virtually unlimited
number of receivers to be cascaded. The fan-out of the inverter dictates the number of
AND gates that can be driven. Multiple inverters can be connected to the last IGM
output if needed. Using this scheme guarantees that all of the receivers in cascade will
Note:
IGM3 =
CNB1
CNB1
CNB2
CNB3
Serial
IGM1
IGM2
Data
IGM3 = CNB1 so RX1 is now ready to receive new data. The cycle can now be repeated.
Sync
TAXIchip Integrated Circuits Technical Manual
Data 1
46
delay adds up as it ripples through the daisy chain. If the total
46
= 20 ns and a 12.5 MHz byte rate, the time between the
Data 2
Data 3
47
= [(byte time/n) –32 ns]
Data 4
Data 5
Data 6
12330E-31

Related parts for AM7969-175JC