SC28L92A1B,557 NXP Semiconductors, SC28L92A1B,557 Datasheet - Page 55

IC UART DUAL W/FIFO 44-PQFP

SC28L92A1B,557

Manufacturer Part Number
SC28L92A1B,557
Description
IC UART DUAL W/FIFO 44-PQFP
Manufacturer
NXP Semiconductors
Series
IMPACTr
Type
Dual UARTr
Datasheet

Specifications of SC28L92A1B,557

Number Of Channels
2, DUART
Package / Case
44-MQFP, 44-PQFP
Features
False-start Bit Detection
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
0.2304 MBd
Supply Voltage (max)
3.63 V or 5.5 V
Supply Voltage (min)
2.97 V or 4.5 V
Supply Current
25 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-1211
935263294557
SC28L92A1B

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L92A1B,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 67.
V
[1]
[2]
[3]
[4]
[5]
[6]
SC28L92_7
Product data sheet
Symbol
Clock timing (see
t
f
t
f
t
f
t
f
Transmitter timing, external clock (see
t
t
Receiver timing, external clock (see
t
t
68xxx or Motorola bus timing (see
t
t
t
t
CLK
CLK
CTC
CTC
RX
RX
TX
TX
TXD
TCS
RXS
RXH
DCR
DCW
DAT
CSC
CC
= 5.0 V
The following conditions apply:
a) Parameters are valid over specified temperature and voltage range.
b) All voltage measurements are referenced to ground. For testing, all inputs swing between 0.4 V and 3.0 V with a transition time of
c) Test conditions for outputs: C
d) Typical values are the average values at +25 C and 5 V.
Timing is illustrated and referenced to the WRN and RDN Inputs. Also, CEN may be the strobing input. CEN and RDN (also CEN and
WRN) are ORed internally. The signal asserted last initiates the cycle and the signal negated first terminates the cycle.
Guaranteed by characterization of sample units.
If CEN is used as the strobing input, the parameter defines the minimum HIGH times between one CEN and the next. The RDN signal
must be negated for t
Minimum frequencies are not tested but are guaranteed by design.
Clocks for 1 mode should maintain a 60/40 duty cycle or better.
5 ns maximum. For X1/CLK this swing is between 0.4 V and 0.8V
and 2.0 V, and output voltages of 0.8 V and 2.0 V, as appropriate.
constant current source = 2.6 mA.
Parameter
X1/CLK HIGH or LOW time
X1/CLK frequency
C/T clock (IP2) HIGH or LOW time (C/T
external clock input)
C/T clock (IP2) frequency
RxC HIGH or LOW time
RxC frequency
TxC HIGH or LOW time
TxC frequency
TxD output delay from TxC LOW (TxC
input pin)
output delay from TxC output pin LOW to
TxD data output
RxD data set-up time to RxC HIGH
RxD data hold time from RxC HIGH
DACKN LOW (read cycle) from X1 HIGH
DACKN LOW (write cycle) from X1 HIGH
DACKN high-impedance from CEN or
IACKN HIGH
CEN or IACKN set-up time to X1 HIGH for
minimum DACKN cycle
Dynamic characteristics, 5 V operation
10 %, T
Figure
amb
RWD
= 40 C to +85 C, unless otherwise specified.
17)
to guarantee that any status register changes are valid.
L
= 125 pF, except open-drain outputs. Test conditions for open-drain outputs: C
Figure
Figure
Figure
12,
19)
Rev. 07 — 19 December 2007
13
18)
3.3 V/5.0 V Dual Universal Asynchronous Receiver/Transmitter
and 14)
[1]
Conditions
16
16
1
16
16
1
…continued
[7]
CC
. All time measurements are referenced at input voltages of 0.8 V
[5][6]
[5][6]
[5]
[5]
[7]
Min
30
0.1
30
0
30
0
0
30
-
0
-
-
50
50
-
-
-
16
Typ
20
3.686
10
-
10
-
-
10
-
-
40
6
40
40
15
15
8
8
SC28L92
© NXP B.V. 2007. All rights reserved.
L
= 125 pF,
Max
-
8
-
8
-
16
1
-
16
1
60
30
-
-
35
35
10
-
55 of 73
Unit
ns
MHz
ns
MHz
ns
MHz
MHz
ns
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for SC28L92A1B,557