peb20532 Infineon Technologies Corporation, peb20532 Datasheet - Page 228

no-image

peb20532

Manufacturer Part Number
peb20532
Description
2 Channel Serial Optimized Communication Controller
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
peb20532F
Manufacturer:
INFINEON
Quantity:
10
Part Number:
peb20532F
Manufacturer:
infineon
Quantity:
8
Part Number:
peb20532FV1.2
Manufacturer:
INFINEON
Quantity:
1 043
Part Number:
peb20532FV1.3
Manufacturer:
MARVELL
Quantity:
1 439
Data Sheet
(IM)
Interrupt Mask Bits
Each SCC interrupt event can generate an interrupt signal indication via
pin INT/INT. Each bit position of registers
corresponding interrupt event in the interrupt status registers
ISR0..ISR2. Masked interrupt events never generate an interrupt
indication via pin INT/INT.
bit = ’0’
bit = ’1’
Moreover, masked interrupt events are:
• not displayed in the interrupt status registers
• displayed in interrupt status registers
Note: After RESET, all interrupt events are masked. Undefined bits must
For detailed interrupt event description refer to the corresponding bit
position in registers ISR0..ISR2.
register
CCR0L
not be cleared to ’0’.
is programmed to ’1’.
CCR0L
The corresponding interrupt event is NOT masked and will
generate an interrupt indication via pin INT/INT.
The corresponding interrupt event is masked and will
NEITHER generate an interrupt vector NOR an interrupt
indication via pin INT/INT.
is programmed to ’0’.
228
ISR0..ISR2
IMR0..IMR2
ISR0..ISR2
Register Description
if bit ’VIS’ in register
is a mask for the
PEB 20532
PEF 20532
if bit ’VIS’ in
2000-09-14

Related parts for peb20532