zl50058 Zarlink Semiconductor, zl50058 Datasheet - Page 29

no-image

zl50058

Manufacturer Part Number
zl50058
Description
12 K Channel Digital Switch With High Jitter Tolerance, Per Stream Rate Conversion 2, 4, 8, 16 Or 32 Mbps , 48 Input And 48 Output Streams
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
zl50058GAG2
Manufacturer:
ZARLINK
Quantity:
20 000
by jitter. There are, however, some cases where data experience more delay than the timing signals. A common
example is when multiple data lines are tied together to form bidirectional buses. The large bus loading may cause
data to be delayed. If this is the case, the optimum sampling point may be 3/4 or 4/4 instead of 1/2. The optimum
sampling point is dependent on the application. The user should optimize the sampling point to achieve the best
jitter tolerance performance.
2.5
Input clock jitter tolerance depends on the data rate. In general, the higher the data rate, the smaller the jitter
tolerance is, because the period of a bit cell is shorter, and the sampling point variation allowance is smaller.
Jitter tolerance can not be accurately represented by just one number. Jitter of the same amplitude but different
frequency spectrum can have different effect on the operation of a device. For example, a device that can tolerate
20 ns of jitter of 10 kHz frequency may only be able to tolerate 10 ns of jitter of 1 MHz frequency. Therefore, jitter
tolerance should be represented as a spectrum over frequency. The highest possible jitter frequency is half of the
carrier frequency. In the case of the ZL50057/8, the input clock is 8.192 MHz, and the jitter associated with this
clock can have the highest frequency component at 4.096 MHz.
For the above reasons, jitter tolerance of the ZL50057/8 has been characterized at two data rates, 16.384 Mbps
and 32.768 Mbps. The lower data rates (2.048 Mbps, 4.096 Mbps, 8.192 Mbps) will have the same or better
tolerance than that of the 16.384Mbps operation. Tolerance of jitter of different frequencies are shown in the “AC
Electrical Characteristics“ section, table “Input Clock Jitter Tolerance“ on page 102. The Jitter Tolerance
Improvement Circuit was enabled (Control Register, bit FBDEN set HIGH, and bits FBD_MODE[2:0] set to 111
and the sampling point was optimized.
2.6
The ZL50057 is pin-to-pin compatible with Zarlink’s MT90870 device. To ensure software compatibility between the
two devices, the user must consider the following items:
1. The ZL50057 has enhanced input clock jitter tolerance. To maximize the jitter tolerance, the Frame Boundary
2. When Bit Error Rate (BER) transmission is enabled, all the channels on all same side (Local/Backplane) as the
3. The hardware reset signal (RESET) must be de-asserted less than 12 µs after the frame boundary or more than
3.0
Various registers are used to control the input sampling point (delay) and the output advancement for the Local and
Backplane streams. The following sections explain the details of these offset programming features.
3.1
Control of the Input Channel Delay and the Input Bit Delay allows each input stream to have a different frame
boundary with respect to the master frame pulse, FP8i.
The use of Input Channel Delay in combination with Input Bit Delay enables the Ch0 position to be placed
anywhere within a frame to a resolution of 1/4 of the bit period.
Discriminator (FBD) circuit has to be enabled by setting bits FBDEN and FBD_MODE[2:0] in the Control Regis-
ter HIGH. In MT90870, these bits are un-used. The input data sampling point also needs to be optimized by pro-
gramming all the LIDR and BIDR registers. These are described in details in Section 2.4.
target BER transmission channel(s) will be unable to switch traffic. Also, the BER Counters (LBCR and BBCR)
will not rollover. They will saturate when they reach their maximum value. These are described in more details in
Section 6.0.
13 µs after the frame boundary, as described in Section 8.3. This can be achieved, for example, by synchroniz-
ing the de-assertion of the reset signal with the input frame pulse.
Input Clock Jitter Tolerance
Backward Compatibility with MT90870
Input Offsets
Input and Output Offset Programming
Zarlink Semiconductor Inc.
ZL50057/8
29
Data Sheet
B
),

Related parts for zl50058