am45dl3208g Advanced Micro Devices, am45dl3208g Datasheet - Page 25

no-image

am45dl3208g

Manufacturer Part Number
am45dl3208g
Description
Stacked Multi-chip Package Mcp Flash Memory And Sram
Manufacturer
Advanced Micro Devices
Datasheet
Hardware Data Protection
The command sequence requirement of unlock cycles
for programming or erasing provides data protection
against inadvertent writes (refer to Tables
for command definitions). In addition, the following
hardware data protection measures prevent accidental
erasure or programming, which might otherwise be
caused by spurious system level signals during V
power-up and power-down transitions, or from system
noise.
Low V
When V
cept any write cycles. This protects data during V
power-up and power-down. The command register
and all internal program/erase circuits are disabled,
and the device resets to the read mode. Subsequent
writes are ignored until V
system must provide the proper signals to the control
pins to prevent unintentional writes when V
greater than V
March 12, 2004
CC
Figure 3. SecSi Sector Protect Verify
CC
Write Inhibit
Write 40h to SecSi
Read from SecSi
Sector address
is less than V
Sector address
A1 = 1, A0 = 0
A1 = 1, A0 = 0
Write 60h to
any address
with A6 = 0,
with A6 = 0,
RESET# =
V
Wait 1 µs
LKO
START
IH
or V
.
ID
LKO
CC
, the device does not ac-
is greater than V
Remove V
SecSi Sector is
SecSi Sector is
from RESET#
If data = 00h,
If data = 01h,
Protect Verify
SecSi Sector
unprotected.
Write reset
protected.
command
complete
IH
or V
P R E L I M I N A R Y
ID
15
LKO
and
. The
Am45DL3208G
CC
16
CC
CC
is
Write Pulse “Glitch” Protection
Noise pulses of less than 5 ns (typical) on OE#, CE#f
or WE# do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of OE# =
V
CE#f and WE# must be a logical zero while OE# is a
logical one.
Power-Up Write Inhibit
If WE# = CE#f = V
the device does not accept commands on the rising
edge of WE#. The internal state machine is automati-
cally reset to the read mode on power-up.
COMMON FLASH MEMORY INTERFACE
(CFI)
The Common Flash Interface (CFI) specification out-
lines device and host system software interrogation
handshake, which allows specific vendor-specified
software algorithms to be used for entire families of
devices. Software support can then be device-inde-
pendent, JEDEC ID-independent, and forward- and
backward-compatible for the specified flash device
families. Flash vendors can standardize their existing
interfaces for long-term compatibility.
This device enters the CFI Query mode when the sys-
tem writes the CFI Query command, 98h, to address
55h in word mode (or address AAh in byte mode), any
time the device is ready to read array data. The
system can read CFI information at the addresses
given in Tables 11–14. To terminate reading CFI data,
the system must write the reset command.The CFI
Query mode is not accessible when the device is exe-
cuting an Embedded Program or embedded Erase al-
gorithm.
The system can also write the CFI query command
when the device is in the autoselect mode. The device
enters the CFI query mode, and the system can read
CFI data at the addresses given in Tables 11–14. The
system must write the reset command to return the
device to reading array data.
For further information, please refer to the CFI Specifi-
cation and CFI Publication 100, available via the World
Wide Web at http://www.amd.com/flash/cfi. Alterna-
tively, contact an AMD representative for copies of
these documents.
IL
, CE#f = V
IH
or WE# = V
IL
and OE# = V
IH
. To initiate a write cycle,
IH
during power up,
23

Related parts for am45dl3208g