IDT82V3380AEQGBLANK IDT [Integrated Device Technology], IDT82V3380AEQGBLANK Datasheet - Page 20

no-image

IDT82V3380AEQGBLANK

Manufacturer Part Number
IDT82V3380AEQGBLANK
Description
Manufacturer
IDT [Integrated Device Technology]
Datasheet
3.3
3.3.1
lowing technologies:
supported:
from T3. The input clock is a 64 kHz + 8 kHz or 64 kHz + 8 kHz + 0.4
kHz composite clock. The 400HZ_SEL bit should be set to match the
input frequency. Any input violation that does not meet the standard
composite clock structure will induce an AMI violation. The AMI violation
is indicated by the AMI1_VIOL
AMI2_VIOL
interrupt.
clock sources can be from T1, T2 or T3.
detect whether the signal is PECL or LVDS. The clock sources can be
from T1, T2 or T3.
Functional Description
IDT82V3380A
Altogether 14 clocks and 1 frame sync signal are input to the device.
The device provides 14 input clock ports.
According to the input port technology, the input ports support the fol-
According to the input clock source, the following clock sources are
IN1 and IN2 support the AMI input signal only and the clock source is
IN3, IN4 and IN7 ~ IN14 support CMOS input signal only and the
IN5 and IN6 support PECL/LVDS input signal and automatically
• AMI
• PECL/LVDS
• CMOS
• T1: Recovered clock from STM-N or OC-n
• T2: PDH network synchronization timing
• T3: External synchronization reference timing
INPUT CLOCKS & FRAME SYNC SIGNAL
INPUT CLOCKS
2
bit is ‘1’, the occurrence of an AMI violation will trigger an
1
/ AMI2_VIOL
1
bit. If the AMI1_VIOL
2
/
20
Table 3: Related Bit / Register in Chapter 3.3
SONET / SDH frequency selection is controlled by the IN_SONET_SDH
bit. During reset, the default value of the IN_SONET_SDH bit is deter-
mined by the SONET/SDH pin: high for SONET and low for SDH. After
reset, the input signal on the SONET/SDH pin takes no effect.
Refer to
3.3.2
pin. It is a CMOS input. The input frequency should match the setting in
the SYNC_FREQ[1:0] bits.
chronization. Refer to
details.
SYNC_FREQ[1:0]
IN_SONET_SDH
For SDH and SONET networks, the default frequency is different.
IDT82V3380A supports single-ended input for differential input.
A 2 kHz, 4 kHz or 8 kHz frame sync signal is input on the EX_SYNC1
The frame sync input signal is used for frame sync output signal syn-
AMI1_VIOL
AMI2_VIOL
AMI1_VIOL
AMI2_VIOL
400HZ_SEL
Chapter 9.3.3.3 Single-Ended Input for Differential
Bit
FRAME SYNC INPUT SIGNALS
1
1
2
2
Chapter 3.13.2 Frame SYNC Output Signals
INTERRUPTS3_ENABLE_CNFG
SYNCHRONOUS ETHERNET WAN PLL™
INPUT_MODE_CNFG
INTERRUPT3_STS
IN1_CNFG
IN2_CNFG
Register
Address (Hex)
May 16, 2011
Input.
14
15
0F
12
09
for

Related parts for IDT82V3380AEQGBLANK