IDT82V3380AEQGBLANK IDT [Integrated Device Technology], IDT82V3380AEQGBLANK Datasheet - Page 47

no-image

IDT82V3380AEQGBLANK

Manufacturer Part Number
IDT82V3380AEQGBLANK
Description
Manufacturer
IDT [Integrated Device Technology]
Datasheet
3.14
device.
configured as the Slave. The configuration is made by the MS/SL pin
and the MS_SL_CTRL bit (b0, 13H), as shown in
Table 32: Device Master / Slave Control
Functional Description
IDT82V3380A
Master / Slave configuration is only supported by the T0 path of the
Two devices should be used together in order to:
Of the two devices, one is configured as the Master and the other is
• Enable system protection against single chip failure;
• Guarantee no service interrupt during system maintenance, such
MS/SL pin
as software or hardware upgrade.
High
Low
Master / Slave Control
MASTER / SLAVE CONFIGURATION
Hardware
control
MS_SL_CTRL Bit
0
1
0
1
Figure 15. Physical Connection Between Two Devices
Table
.
.
.
.
.
.
.
.
.
.
.
.
Result
Master
Master
EX_SYNC1
MS/SL
EX_SYNC1
IN10
IN11
IN12
IN14
32:
IN1
Slave
Slave
IN1
IN10
IN11
IN12
MS/SL
IN14
.
.
.
.
.
.
.
.
.
.
.
.
Chip A
Chip B
MFRSYNC_2K
MFRSYNC_2K
FRSYNC_8K/
FRSYNC_8K/
47
OUT1
OUT2
OUT7
OUT2
OUT1
OUT7
input clock and the frame sync output signals from the two devices are
at the same frequency offset and phase. Refer to
SYNC Output Signals
the IN11 should not be selected by the T0 DPLL; in the Slave, the follow-
ing functions are automatically forced:
tions can still be configured, but their configuration does not take any
effect. The frequency of the T0 selected input clock IN11 is recom-
mended to be 6.48 MHz.
.
.
.
.
.
.
.
.
.
.
.
.
In this application, all the output clocks derived from the T0 selected
The difference between the Master and the Slave is: in the Master,
In the Slave, the corresponding registers of the above forced func-
• The T0 selected input clock is IN11;
• T0 PBO is disabled;
• T0 DPLL operates at the acquisition bandwidth and damping fac-
• EX_SYNC1 is used for synchronization;
• T0 DPLL operates in Locked mode.
one output
one output
frame sync
frame sync
one output
one output
tor;
clock
signal
clock
signal
for details.
Backplane connections
SYNCHRONOUS ETHERNET WAN PLL™
Backplane
Chapter 3.13.2 Frame
May 16, 2011

Related parts for IDT82V3380AEQGBLANK