A25L05PMF-50 AMICC [AMIC Technology], A25L05PMF-50 Datasheet - Page 21

no-image

A25L05PMF-50

Manufacturer Part Number
A25L05PMF-50
Description
8 Mbit, Low Voltage, Serial Flash Memory With 50 MHz SPI Bus Interface
Manufacturer
AMICC [AMIC Technology]
Datasheet
Release from Deep Power-down and Read Electronic
Signature (RES)
Once the device has entered the Deep Power-down mode, all
instructions are ignored except the Release from Deep
Power-down and Read Electronic Signature (RES) instruction.
Executing this instruction takes the device out of the Deep
Power-down mode.
The instruction can also be used to read, on Serial Data Output
(Q), the 8-bit Electronic Signature, whose value for the
A25L80P is 13h.
Except while an Erase, Program or Write Status Register cycle
is in progress, the Release from Deep Power-down and Read
Electronic Signature (RES) instruction always provides access
to the 8-bit Electronic Signature of the device, and can be
applied even if the Deep Power-down mode has not been
entered.
Any Release from Deep Power-down and Read Electronic
Signature (RES) instruction while an Erase, Program or Write
Status Register cycle is in progress, is not decoded, and has
no effect on the cycle that is in progress.
The device is first selected by driving Chip Select (
instruction code is followed by 3 dummy bytes, each bit being
Figure 15. Release from Deep Power-down and Read Electronic Signature (RES) Instruction Sequence and
Data-Out Sequence
PRELIMINARY
C
D
Q
S
Note: The value of the 8-bit Electronic Signature, for the A25L80P, is 13h.
0 1
High Impedance
(May 2005, Version 0.0)
2 3 4
Instruction
5 6
7
MSB
23 22 21
8
9
3 Dummy Butes
10
S
) Low. The
3 2 1
28 29 30 31 32 33 34 35 36 37 38
20
0
latched-in on Serial Data Input (D) during the rising edge of
Serial Clock (C). Then, the 8-bit Electronic Signature, stored in
the memory, is shifted out on Serial Data Output (Q), each bit
being shifted out during the falling edge of Serial Clock (C).
The instruction sequence is shown in Figure 15.
The Release from Deep Power-down and Read Electronic
Signature (RES) instruction is terminated by driving Chip Select
(
once. Sending additional clock cycles on Serial Clock (C), while
Chip Select (
to be output repeatedly.
When Chip Select (
Stand-by Power mode. If the device was not previously in the
Deep Power-down mode, the transition to the Stand-by Power
mode is immediate. If the device was previously in the Deep
Power-down mode, though, the transition to the Standby Power
mode is delayed by t
High for at least t
Table . Once in the Stand-by Power mode, the device waits to
be selected, so that it can receive, decode and execute instruc-
tions.
S
MSB
7
Deep Power-down Mode
) High after the Electronic Signature has been read at least
6 5 4 3 2 1 0
S
) is driven Low, cause the Electronic Signature
RES2
S
(max), as specified in AC Characteristics
RES2
) is driven High, the device is put in the
, and Chip Select (
AMIC Technology Corp.
t
RES2
Stand-by Mode
S
A25L80P
) must remain

Related parts for A25L05PMF-50