MC68306 Motorola, MC68306 Datasheet - Page 131

no-image

MC68306

Manufacturer Part Number
MC68306
Description
Integrated EC000 Processor
Manufacturer
Motorola
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68306AG16B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68306AG20B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68306CEH16B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68306EH16B
Manufacturer:
DATEL
Quantity:
87
Part Number:
MC68306EH16B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68306EH16BR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68306FC16
Manufacturer:
FREESCALE
Quantity:
12 388
Part Number:
MC68306FC16
Manufacturer:
MOTOROLA
Quantity:
672
Part Number:
MC68306FC16A
Manufacturer:
IDT
Quantity:
924
Part Number:
MC68306FC16A
Manufacturer:
MOTOROLA
Quantity:
1 045
Part Number:
MC68306FC16A
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC68306FC16B
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
FE—Framing Error
PE—Parity Error
OE—Overrun Error
TxEMP—Transmitter Empty
TxRDY—Transmitter Ready
FFULL—FIFO Full
MOTOROLA
This bit is duplicated in the DUISR; bit 0 for channel A and bit 4 for channel B.
1 = A stop bit was not detected when the corresponding data character in the FIFO
0 = No framing error has occurred.
1 = When the with parity or force parity mode is programmed in the DUMR1, the
0 = No parity error has occurred.
1 = One or more characters in the received data stream have been lost. This bit is
0 = No overrun has occurred.
1 = The channel transmitter has underrun (both the transmitter holding register and
0 = The transmitter buffer is not empty. Either a character is currently being shifted
1 = The transmitter holding register is empty and ready to be loaded with a character.
0 = The transmitter holding register was loaded by the CPU, or the transmitter is
1 = A character has been received in channel B and is waiting in the receiver buffer
0 = The FIFO is not full, but may contain up to two unread characters.
was received. The stop-bit check is made in the middle of the first stop-bit
position. The bit is valid only when the RxRDY bit is set.
corresponding character in the FIFO was received with incorrect parity. When the
multidrop mode is programmed, this bit stores the received A/D bit. This bit is
valid only when the RxRDY bit is set.
set upon receipt of a new character when the FIFO is full and a character is
already in the shift register waiting for an empty FIFO position. When this occurs,
the character in the receiver shift register and its break detect, framing error
status, and parity error, if any, are lost. This bit is cleared by the reset error status
command in the DUCR.
transmitter shift registers are empty). This bit is set after transmission of the last
stop bit of a character if there are no characters in the transmitter holding register
awaiting transmission.
out, or the transmitter is disabled. The transmitter is enabled/disabled by
programming the TCx bits in the DUCR.
This bit is set when the character is transferred to the transmitter shift register.
This bit is also set when the transmitter is first enabled. Characters loaded into
the transmitter holding register while the transmitter is disabled are not
transmitted.
disabled.
FIFO.
MC68306 USER'S MANUAL
6-23

Related parts for MC68306