AM29BDS320G SPANSION [SPANSION], AM29BDS320G Datasheet - Page 33

no-image

AM29BDS320G

Manufacturer Part Number
AM29BDS320G
Description
32 Megabit (2 M x 16-Bit), 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory
Manufacturer
SPANSION [SPANSION]
Datasheet
October 1, 2003 27243B1
Program Command Sequence
The system must write the reset command to return to the read mode (or erase-
suspend-read mode if the bank was previously in Erase Suspend).
Programming is a four-bus-cycle operation. The program command sequence is
initiated by writing two unlock write cycles, followed by the program set-up com-
mand. The program address and data are written next, which in turn initiate the
Embedded Program algorithm. The system is not required to provide further con-
trols or timings. The device automatically provides internally generated program
pulses and verifies the programmed cell margin.
data requirements for the program command sequence.
When the Embedded Program algorithm is complete, that bank then returns to
the read mode and addresses are no longer latched. The system can determine
the status of the program operation by monitoring DQ7 or DQ6/DQ2. Refer to the
“Write Operation Status” section on page 37
tus bits.
Any commands written to the device during the Embedded Program Algorithm
are ignored. Note that a hardware reset immediately terminates the program op-
eration. The program command sequence should be reinitiated once that bank
has returned to the read mode, to ensure data integrity.
Programming is allowed in any sequence and across sector boundaries. A bit can-
not be programmed from “0” back to a “1.” Attempting to do so may cause that
bank to set DQ5 = 1, or cause the DQ7 and DQ6 status bit to indicate the oper-
ation was successful. However, a succeeding read will show that the data is still
“0.” Only erase operations can convert a “0” to a “1.”
Unlock Bypass Command Sequence
The unlock bypass feature allows the system to primarily program to a bank
faster than using the standard program command sequence. The unlock bypass
command sequence is initiated by first writing two unlock cycles. This is followed
by a third write cycle containing the unlock bypass command, 20h. That bank
then enters the unlock bypass mode. A two-cycle unlock bypass program com-
mand sequence is all that is required to program in this mode. The first cycle in
this sequence contains the unlock bypass program command, A0h; the second
cycle contains the program address and data. Additional data is programmed in
Manufacturer ID
Device ID, Word 1
Device ID, Word 2
Device ID, Word 3
Sector Block
Lock/Unlock
Handshaking
Description
P r e l i m i n a r y
Table 13. Device IDs
Am29BDS320G
(BA) + 00h
(BA) + 01h
(BA) + 0Eh
(BA) + 0Fh
(SA) + 02h
(BA) + 03h
Address
section for information on these sta-
Table 14
2223h (1.8 V V
2234h (3.0 V V
2222h (1.8 V V
2214h (3.0 V V
43h (reduced wait-state),
0000 (unlocked)
42h (standard)
0001 (locked),
shows the address and
Read Data
0001h
227Eh
2200h
IO
IO
IO
, bottom boot),
IO
, bottom boot)
, top boot),
, top boot),
31

Related parts for AM29BDS320G