ZL50130PBGA ZARLINK [Zarlink Semiconductor Inc], ZL50130PBGA Datasheet - Page 32

no-image

ZL50130PBGA

Manufacturer Part Number
ZL50130PBGA
Description
Ethernet Pseudo-Wires across a PSN
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
RAM_ADDR[19:0]
RAM_BW_A#
RAM_BW_B#
RAM_BW_C#
RAM_BW_D#
RAM_BW_E#
RAM_BW_F#
RAM_BW_G#
Signal
Table 7 - External Memory Interface Package Ball Definition
I/O
O
O
O
O
O
O
O
O
[19]
[18]
[17]
[16]
[15]
[14]
[13]
[12]
[11]
[10]
U2
T3
U3
V2
W1
V3
W2
R4
T2
T1
P5
R3
R2
P4
R1
P3
P2
Package Balls
Zarlink Semiconductor Inc.
[9]
[8]
[7]
[6]
[5]
[4]
[3]
[2]
[1]
[0]
ZL50130
32
P1
N4
N3
N2
M1
M2
M4
M3
M6
M5
Buffer memory address output.
Synchronous to rising edge of
SYSTEM_CLK.
Synchronous Byte Write Enable
A (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[7:0].
Synchronous Byte Write Enable
B (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[15:8].
Synchronous Byte Write Enable
C (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[23:16].
Synchronous Byte Write Enable
D (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[31:24].
Synchronous Byte Write Enable
E (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[39:32].
Synchronous Byte Write Enable
F (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[47:40].
Synchronous Byte Write Enable
G (Active Low). Must be
asserted same clock cycle as
RAM_ADDR. Enables
RAM_DATA[55:48]
Description
Data Sheet

Related parts for ZL50130PBGA