S9S12P96J0VFTR Freescale Semiconductor, S9S12P96J0VFTR Datasheet - Page 101

no-image

S9S12P96J0VFTR

Manufacturer Part Number
S9S12P96J0VFTR
Description
16-bit Microcontrollers - MCU 16 BIT 96K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P96J0VFTR

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
16 MHz
Program Memory Size
96 KB
Data Ram Size
6 KB
On-chip Adc
Yes
Operating Supply Voltage
3.15 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
For example selecting a pull-up device: This device does not become active while the port is used as a
push-pull output.
2.4.2.1
This register holds the value driven out to the pin if the pin is used as a general purpose I/O.
Writing to this register has only an effect on the pin if the pin is used as general purpose output. When
reading this address, the buffered state of the pin is returned if the associated data direction register bit is
set to “0”.
If the data direction register bits are set to logic level “1”, the contents of the data register is returned. This
is independent of any other configuration
2.4.2.2
This register is read-only and always returns the buffered state of the pin
2.4.2.3
This register defines whether the pin is used as an general purpose input or an output.
If a peripheral module controls the pin the contents of the data direction register is ignored
Independent of the pin usage with a peripheral module this register determines the source of data when
reading the associated data register address (2.4.2.1/2-101).
Freescale Semiconductor
1. Each cell represents one register with individual configuration bits
Port
AD
M
A
B
E
T
S
P
J
Data
yes
yes
yes
yes
yes
yes
yes
yes
yes
Data register (PORTx, PTx)
Input register (PTIx)
Data direction register (DDRx)
Due to internal synchronization circuits, it can take up to 2 bus clock cycles
until the correct value is read on port data or port input registers, when
changing the data direction register.
Input
yes
yes
yes
yes
yes
-
-
-
-
Direction
Data
yes
yes
yes
yes
yes
yes
yes
yes
yes
Table 2-59. Register availability per port
S12P-Family Reference Manual, Rev. 1.13
Reduced
Drive
yes
yes
yes
yes
yes
yes
yes
(Figure
Enable
NOTE
Pull
2-64).
yes
yes
yes
yes
yes
yes
yes
Polarity
Select
yes
yes
yes
yes
yes
-
-
-
-
Or Mode
Wired-
yes
yes
-
-
-
-
-
-
-
(1)
(Figure
Port Integration Module (S12PPIMV1)
Interrupt
Enable
yes
yes
-
-
-
-
-
-
-
2-64).
Interrupt
Flag
yes
yes
-
-
-
-
-
-
-
(Figure
Routing
2-64).
yes
yes
-
-
-
-
-
-
-
101

Related parts for S9S12P96J0VFTR