S9S12P96J0VFTR Freescale Semiconductor, S9S12P96J0VFTR Datasheet - Page 246

no-image

S9S12P96J0VFTR

Manufacturer Part Number
S9S12P96J0VFTR
Description
16-bit Microcontrollers - MCU 16 BIT 96K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P96J0VFTR

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
16 MHz
Program Memory Size
96 KB
Data Ram Size
6 KB
On-chip Adc
Yes
Operating Supply Voltage
3.15 V to 5.5 V
Operating Temperature Range
- 40 C to + 105 C
S12 Clock, Reset and Power Management Unit (S12CPMU)
7.5
7.5.1
All reset sources are listed in
priorities.
7.5.2
Upon detection of any reset of
cycles. After 512 PLLCLK cycles the RESET pin is released. The reset generator of the S12CPMU waits
for additional 256 PLLCLK cycles and then samples the RESET pin to determine the originating source.
Table 7-26
246
Resets
shows which vector will be fetched.
Sampled RESET Pin
General
Description of Reset Operation
(256 cycles after
While System Reset is asserted the PLLCLK runs with the frequency
f
VCORST
release)
1
1
1
0
Low Voltage Reset (LVR)
Power-On Reset (POR)
Illegal Address Reset
Clock Monitor Reset
External pin RESET
.
Reset Source
COP Reset
Table
Table
Oscillator monitor
S12P-Family Reference Manual, Rev. 1.13
fail pending
7-25. Refer to MCU specification for related vector addresses and
Table 7-26. Reset Vector Selection
7-25, an internal circuit drives the RESET pin low for 512 PLLCLK
Table 7-25. Reset Summary
X
0
1
0
NOTE
time out
pending
COP
X
X
0
1
OSCE Bit in CPMUOSC register
CR[2:0] in CPMUCOP register
Local Enable
None
None
None
None
Illegal Address Reset
Illegal Address Reset
Clock Monitor Reset
External pin RESET
External pin RESET
Vector Fetch
COP Reset
POR
POR
LVR
LVR
Freescale Semiconductor

Related parts for S9S12P96J0VFTR