HD6417727F100V Renesas Electronics America, HD6417727F100V Datasheet - Page 773

MPU 3V 16K PB-FREE 240-QFP

HD6417727F100V

Manufacturer Part Number
HD6417727F100V
Description
MPU 3V 16K PB-FREE 240-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F100V

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
100MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F100V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 23 USB Function Controller
EP2 has two 64-byte FIFOs, but the user can perform data transmission and transmit-data writes
without being aware of this dual-FIFO configuration. Write data to one FIFO at one time. For
instance, even if two FIFOs are empty, EP2/PKTE cannot be performed after writing 128-byte
data continuously. Perform EP2/PKTE in every 64-byte write.
To perform bulk-in transfer, since there is no valid data in FIFO in the first in-token, a
USBIFR0/EP2 TR interrupt is requested. By the interrupt, write 1 to the USBIER0/EP2 EMPTY
bit and enable the EP2 FIFO EMPTY interrupt. Since the two EP2 FIFOs are empty first, the EP2
FIFO EMPTY interrupt is generated immediately.
The data to be transmitted is written to the data register using this interrupt. After the first
transmit data write, the other FIFO is empty, and so the next transmit data can be written
immediately. When both FIFOs are full, EP2 EMPTY is cleared to 0. If at least one FIFO is
empty, USBIFR0/EP2 EMPTY is set to 1. When ACK is returned from the host after data
transmission is completed, the FIFO used in the data transmission becomes empty. If the other
FIFO contains valid transmit data at this time, transmission is continued.
When transmission of all data has been completed, write 0 to USBIFR0/EP2 EMPTY and disable
interrupt requests.
Rev.6.00 Mar. 27, 2009 Page 715 of 1036
REJ09B0254-0600

Related parts for HD6417727F100V