TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 331

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
10.3.5
31-20
19-17
16-14
13-11
10-8
7-4
3-0
bit symbol
After reset
bit symbol
After reset
bit symbol
After reset
bit symbol
After reset
Bit
ifications of the memory to be used. Adjust base clock is SMCCLK : fsys/2.
rect_cmd register.
Set_t5[2:0]
Set_t4[2:0]
Set_t3[2:0]
Set_t2[2:0]
Set_t1[3:0]
Set_t0[3:0]
This register is provided to adjust the access cycle of static memory and should be set to satisfy the A.C. spec-
To validate SMC set cycles register setting, it is necessary to execute update register command on smc_di-
Bit Symbol
smc_set_cycles (SMC Set Cycles Register)
Note:It needs to keep below relation.
Undefined
Undefined
Undefined
Undefined
31
23
15
7
-
-
<Set_t3>,<Set_t1>
<Set_t2>,<Set_t0>
Set_t4
W
W
W
W
W
W
W
Type
Undefined
Undefined
Undefined
Undefined
30
22
14
6
Write as "0".
Set value of t
000 : Setting prohibition
001 to 111 : SMCCLK × 1 clock to SMCCLK × 7 clock
Set value of t
000 : Setting prohibition
001 to 111 : SMCCLK × 1 clock to SMCCLK × 7 clock
Page access is not supported in multiplex bus mode. t
Set value of t
000 : Setting prohibition
001 to 111 : SMCCLK × 1 clock to SMCCLK × 7 clock
In multiplex mode, write pulse width (t
Set value of t
000 : Setting prohibition
001 to 111 : SMCCLK × 1 clock to SMCCLK × 7 clock
Set value of t
0000 : Setting prohibition
0011 to 1111 : SMCCLK × 3 clock to SMCCLK × 15 clock
Set value of t
0000 : Setting prohibition
0010 to 1111 : SMCCLK × 2 clock to SMCCLK × 15 clock
-
-
Set_t1
Undefined
Undefined
Undefined
Undefined
TR
PC
WP
CEOE
WC
RC
Separate bus mode
Separate bus mode
29
21
13
Multiplex bus mode
Multiplex bus mode
5
-
-
(note)
(note)
(note)
(note)
Page 307
Undefined
Undefined
Undefined
Undefined
Set_t3
28
20
12
4
-
-
:(t
:(t
:(t
:(t
WP
WP
WP
CEOE
CEOE
) increase for one more clock pulse against for value of <Set_t3>.
+ SMCCLK × 2 clock) ≤ t
+ SMCCLK × 3 clock) ≤ t
Undefined
Undefined
Undefined
Undefined
+ SMCCLK × 1 clock) ≤ t
+ SMCCLK × 1 clock) ≤ t
27
19
11
Function
3
-
PC
is effective only separate bus mode.
Undefined
Undefined
Undefined
Undefined
Set_t5
26
18
10
2
-
WC
WC
RC
RC
Set_t0
Undefined
Undefined
Undefined
Undefined
Set_t2
25
17
9
1
-
TMPM362F10FG
Undefined
Undefined
Undefined
Undefined
Set_t4
24
16
8
0
-

Related parts for TMPM362F10FG