WM8976GEFL/V Wolfson Microelectronics, WM8976GEFL/V Datasheet - Page 72

Audio CODECs Mono ADC Stereo DAC with Spkr

WM8976GEFL/V

Manufacturer Part Number
WM8976GEFL/V
Description
Audio CODECs Mono ADC Stereo DAC with Spkr
Manufacturer
Wolfson Microelectronics
Datasheet

Specifications of WM8976GEFL/V

Mounting Style
SMD/SMT
Package / Case
QFN-32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
WM8976
w
Figure 40 PLL and Clock Select Circuit
EXAMPLE:
MCLK=12MHz, required clock = 12.288MHz.
R should be chosen to ensure 5 < PLLN < 13. There is a fixed divide by 4 in the PLL and a selectable
divide by N after the PLL which should be set to divide by 2 to meet this requirement.
Enabling the divide by 2 sets the required f
The PLL frequency ratio R = f
Note: The PLL is designed to operate with best performance (shortest lock time and optimum
stability) when f
in the range 5 ≤ PLL_N ≤ 13. Do not use values outwith this range and it is recommended that the
chosen value of PLL_N is as close to 8 as possible for optimum performance.
R36
PLL N value
R37
PLL K value
1
R38
PLL K Value
2
REGISTER
ADDRESS
PLLN = int R
PLLK = int (2
R = 98.304 / 12 = 8.192
PLLN = int R = 8
k = int ( 2
2
is between 90 and 100MHz and PLL_N is 8. However, acceptable PLL_N values lie
4
3:0
5:0
8:0
BIT
24
x (8.192 – 8)) = 3221225 = 3126E9h
24
PLLPRESCALE
PLLN
PLLK [23:18]
PLLK [17:9]
(R-PLLN))
2
/f
1
LABEL
(see Figure 40) can be set using the register bits PLLK and PLLN:
2
= 4 x 2 x 12.288MHz = 98.304MHz.
0
1000
0Ch
093h
DEFAULT
0 = MCLK input not divided (default)
1 = Divide MCLK by 2 before input to
PLL
Integer (N) part of PLL input/output
frequency ratio. Use values greater
than 5 and less than 13.
Fractional (K) part of PLL1
input/output frequency ratio (treat as
one 24-digit binary number).
DESCRIPTION
PD Rev 4.4 July 2009
Production Data
72

Related parts for WM8976GEFL/V