X1228S14IZ Intersil, X1228S14IZ Datasheet - Page 14

IC RTC/CAL/SUP/ALRM 4K EE 14SOIC

X1228S14IZ

Manufacturer Part Number
X1228S14IZ
Description
IC RTC/CAL/SUP/ALRM 4K EE 14SOIC
Manufacturer
Intersil
Type
Clock/Calendar/EEPROMr
Datasheet

Specifications of X1228S14IZ

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
14-SOIC (3.9mm Width), 14-SOL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X1228S14IZ
Manufacturer:
NXP
Quantity:
906
Part Number:
X1228S14IZ-2.7A
Manufacturer:
INTERSIL
Quantity:
20 000
Table 4. Watchdog Timer Time-Out Options
INTERRUPT CONTROL AND FREQUENCY
OUTPUT REGISTER (INT)
Interrupt Control and Status Bits (IM, AL1E, AL0E)
There are two Interrupt Control bits, Alarm 1 Interrupt
Enable (AL1E) and Alarm 0 Interrupt Enable (AL0E) to
specifically enable or disable the alarm interrupt signal
output (IRQ). The interrupts are enabled when either the
AL1E and AL0E bits are set to ‘1’, respectively.
Two volatile bits (AL1 and AL0), associated with the
two alarms respectively, indicate if an alarm has hap-
pened. These bits are set on an alarm condition
regardless of whether the IRQ interrupt is enabled.
The AL1 and AL0 bits in the status register are reset
by the falling edge of the eighth clock of a read of the
register containing the bits.
Pulse Interrupt Mode
The pulsed interrrupt mode allows for repetitive or
recurring alarm functionality. Hence an repetitive or
recurring alarm can be set for every n
minute, or n
the week. The pulsed interrupt mode can be consid-
ered a repetitive interrupt mode, with the repetition
rate set by the time setting of the alarm.
The Pulse Interrupt Mode is enabled when the IM bit is
set.
The Alarm IRQ output will output a single pulse of
short duration (approximately 10-40ms) once the
alarm condition is met. If the interrupt mode bit (IM bit)
is set, then this pulse will be periodic.
WD1 WD0
IM Bit
0
0
1
1
0
1
0
1
0
1
Single Time Event Set By Alarm
Repetitive / Recurring Time Event Set By
Alarm
th
hour, or n
Interrupt / Alarm Frequency
Watchdog Time-Out Period
th
Disabled (default)
14
750 milliseconds
250 milliseconds
date, or for the same day of
1.75 seconds
th
second, or n
th
X1228
Programmable Frequency Output Bits—FO1, FO0
These are two output control bits. They select one of
three divisions of the internal oscillator, that is applied
to the PHZ output pin. Table 5 shows the selection bits
for this output. When using the PHZ output function,
the Alarm IRQ output function is disabled.
Table 5. Programmable Frequency Output Bits
ON-CHIP OSCILLATOR COMPENSATION
Digital Trimming Register (DTR) — DTR2, DTR1
and DTR0 (Non-Volatile)
The digital trimming Bits DTR2, DTR1 and DTR0
adjust the number of counts per second and average
the ppm error to achieve better accuracy.
DTR2 is a sign bit. DTR2 = 0 means frequency
compensation is > 0. DTR2 = 1 means frequency
compensation is < 0.
DTR1 and DTR0 are scale bits. DTR1 gives 10 ppm
adjustment and DTR0 gives 20 ppm adjustment.
A range from -30ppm to +30ppm can be represented
by using three bits above.
Table 6. Digital Trimming Registers
FO1
DTR2
0
0
1
1
0
0
0
0
1
1
1
1
DTR Register
FO0
0
1
0
1
DTR1
0
1
0
1
0
1
0
1
DTR0
(average of 100 samples)
0
0
1
1
0
0
1
1
Output Frequency
Alarm IRQ output
Estimated frequency
32.768kHz
4096Hz
1Hz
0 (Default)
PPM
+10
+20
+30
-10
-20
-30
0
May 18, 2006
FN8100.4

Related parts for X1228S14IZ