EP4CE55F29C8LN Altera, EP4CE55F29C8LN Datasheet - Page 116

no-image

EP4CE55F29C8LN

Manufacturer Part Number
EP4CE55F29C8LN
Description
IC CYCLONE IV FPGA 55K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F29C8LN

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
374
Voltage - Supply
0.97 V ~ 1.03 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F29C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F29C8LN
Manufacturer:
ALTERA
0
6–8
Table 6–2. Cyclone IV Device I/O Features Support (Part 2 of 2)
Cyclone IV Device Handbook, Volume 1
Differential SSTL-2
Class I (2),
Differential SSTL-2
Class II (2),
Differential SSTL-18
(2),
Differential HSTL-18
(2),
Differential HSTL-15
(2),
Differential HSTL-12
(2),
BLVDS
LVDS
PPDS (3),
RSDS and mini-LVDS
(3),
Differential LVPECL
(5)
Notes to
(1) The default current strength setting in the Quartus II software is 50- OCT without calibration for all non-voltage reference and HSTL/SSTL Class I I/O standards.
(2) The differential SSTL-18 and SSTL-2, differential HSTL-18, HSTL-15, and HSTL-12 I/O standards are supported only on clock input pins and PLL output clock
(3) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 1, 2, 5, and 6 only for Cyclone IV E devices and
(4) This I/O standard is supported for outputs only.
(5) This I/O standard is supported for clock inputs only
(6) The default Quartus II slew rate setting is in bold; 2 for all I/O standards that supports slew rate option.
(7) Differential SSTL-18, differential HSTL-18, HSTL-15, and HSTL-12 I/O standards do not support Class II output.
(8) Cyclone IV GX devices only support right I/O pins.
(7)
(7)
(7)
(7)
(4)
The default setting is 25- OCT without calibration for HSTL/SSTL Class II I/O standards.
pins.
right I/O banks 5 and 6 only for Cyclone IV GX devices. Differential outputs in column I/O banks require an external resistor network.
I/O Standard
(3)
Table
(4)
(7)
(7)
6–2:
1
For more details about the differential I/O standards supported in Cyclone IV I/O
banks, refer to
IOH/IOL Current Strength Setting
Column I/O
8,10,12
8,10,12
8,10,12
8,10,12
8,12,16
8,12
16
(mA)
(1)
“High-Speed I/O Interface” on page
Row I/O
8,12,16
8,12
16
Column
Setting, Ohm ()
I/O
50
25
50
50
50
50
R
Calibration
S
OCT with
I/O(8)
Row
50
25
Column
Setting, Ohm ()
R
I/O
50
25
50
50
50
50
S
Calibration
OCT Without
Chapter 6: I/O Features in Cyclone IV Devices
6–23.
I/O(8)
Row
© December 2010 Altera Corporation
50
25
Cyclone
Support
1,2,3,4,
1,2,3,4,
IV E I/O
5,6,7,8
3,4,7,8
5,6,7,8
Banks
IV GX I/O
Cyclone
Support
3,4,5,6,
3,4,5,6,
3,4,5,6,
Banks
4,7,8
7,8
7,8
5,6
7,8
OCT Support
Option
Slew
Rate
0,1,2
0,1,2
(6)
Support
clamp
Diode
PCI-

Related parts for EP4CE55F29C8LN