Z8018010PSG Zilog, Z8018010PSG Datasheet - Page 39

IC 10MHZ Z180 CMOS ENH MPU 64DIP

Z8018010PSG

Manufacturer Part Number
Z8018010PSG
Description
IC 10MHZ Z180 CMOS ENH MPU 64DIP
Manufacturer
Zilog
Datasheets

Specifications of Z8018010PSG

Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
10MHz
Voltage
5V
Mounting Type
Through Hole
Package / Case
64-DIP (0.750", 19.05mm)
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
10 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Minimum Operating Temperature
0 C
Core Size
8bit
Cpu Speed
10MHz
Digital Ic Case Style
DIP
No. Of Pins
64
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Base Number
8018010
Rohs Compliant
Yes
Clock Frequency
10MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3889
Z8018010PSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018010PSG
Manufacturer:
Zilog
Quantity:
40
24
UM005003-0703
A0
Z8018x
Family MPU User Manual
D0
MREQ
Machine Cycle
A19
WR
Phi
RD
M1
D7
NOTE: d = displacement
T1 T2 T3 T1
g = register contents
1st Op Code
Fetch Cycle
Figure 14.
This instruction moves the contents of a CPU register (g) to the memory
location with address computed by adding a signed 8-bit displacement (d)
to the contents of an index register (IX).
The instruction cycle begins with the two machine cycles to read the two
byte instruction Op Code as indicated by M1 Low. Next, the instruction
operand (d) is fetched.
MC1
PC
(DDH)
2nd Op Code
Fetch Cycle
Instruction Timing Diagram
(7OH
T2
MC2
PC+1
T3 T1
77H)
Displacement
Read Cycle
T2 T3 T1 T1 T1 T1
MC3
d
PC+2
MC4 MC5 MC6
CPU internal
Operation
Memory
Write Cycle
T2 T3
MC7
IX+d
g
T1
Next instruction
Fetch Cycle
PC+3
T2

Related parts for Z8018010PSG