DS2141AQ+ Maxim Integrated Products, DS2141AQ+ Datasheet - Page 3

IC CONTROLLER T1 5V 44-PLCC

DS2141AQ+

Manufacturer Part Number
DS2141AQ+
Description
IC CONTROLLER T1 5V 44-PLCC
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2141AQ+

Controller Type
T1 Controller
Interface
Parallel/Serial
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
10mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
44-LCC, 44-PLCC
Operating Supply Voltage
5 V
Supply Current (max)
10 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS2141A FEATURES
PIN DESCRIPTION Table 1
6-13
PIN
14
15
16
17
18
19
20
21
22
1
2
3
4
5
Parallel control port
Large error counters
Onboard dual 2-frame elastic store
FDL support circuitry
Robbed-bit signaling extraction and insertion
Programmable output clocks
Fully independent transmit and receive sections
Frame sync generation
Error-tolerant yellow and blue alarm detection
Output pin test mode
Payload loopback capability
SLC-96 support
Remote loop up/down code detection
Loss of transmit clock detection
Loss of receive clock detection
1's density violation detection
SYMBOL
AD0-AD7
WR
TCHCLK
ALE(AS)
RLCLK
RD
RLINK
TNEG
RCLK
TCLK
TSER
TPOS
BTS
VSS
CS
(R/
(DS)
W
)
TYPE
I/O
O
O
O
O
I
I
I
I
I
I
I
-
I
Transmit Clock. 1.544 MHz primary clock.
Transmit Serial Data. Transmit NRZ serial data, sampled on the
falling edge of TCLK.
Transmit Channel Clock. 192 kHz clock which pulses high during
the LSB of each channel. Useful for parallel-to-serial conversion of
channel data, locating robbed-bit signaling bits, and for blocking
clocks in DDS applications. See Section 13 for timing details.
Transmit Bipolar Data. Updated on rising edge of TCLK.
Address/Data Bus. An 8-bit multiplexed address/data bus.
Bus Type Select. Strap high to select Motorola bus timing; strap
low to select Intel bus timing. This pin controls the function of
assume the function listed in parentheses ().
Read Input (Data Strobe).
Chip Select. Must be low to read or write the port.
Address Latch Enable (Address Strobe). A positive-going edge
serves to demultiplex the bus.
Write Input (Read/Write).
Receive Link Data. Updated with either FDL data (ESF) or Fs-bits
(D4) or Z-bits (ZBTSI) one RCLK before the start of a frame. See
Section 13 for timing details.
Signal Ground. 0.0 volts.
Receive Link Clock. 192 kHz clock which pulses high during the
LSB of each channel. Useful for parallel-to-serial conversion of
channel data, locating robbed-bit signaling bits, and for blocking
clocks in DDS applications. See Section 13 for timing details.
Receive Clock. 1.544 MHz primary clock.
RD
(DS), ALE(AS), and
3 of 39
WR
DESCRIPTION
(R/
W
) pins. If BTS=1, then these pins
DS2141A

Related parts for DS2141AQ+