MT47H512M8WTR-3:C Micron Technology Inc, MT47H512M8WTR-3:C Datasheet - Page 3

no-image

MT47H512M8WTR-3:C

Manufacturer Part Number
MT47H512M8WTR-3:C
Description
IC DDR2 SDRAM 4GBIT 63FBGA
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT47H512M8WTR-3:C

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
4G (512M x 8)
Speed
3ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
63-TFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H512M8WTR-3:C
Manufacturer:
micron
Quantity:
985
Part Number:
MT47H512M8WTR-3:C
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT47H512M8WTR-3:C
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 3: FBGA 63-Ball Descriptions
PDF: 09005aef8227ee4d
mt47h1g_64m_32m_twindie.pdf - Rev. H 04/11 EN
RAS#, CAS#, WE#
DQS, DQS#
ODT[1:0]
Symbol
CKE[1:0]
CK, CK#
DQ[3:0]
DQ[7:0]
BA[2:0]
A[14:0]
CS#
DM
Type
Input
Input
Input
Input
Input
Input
Input
Input
I/O
I/O
I/O
Description
Address inputs: Provide the row address for ACTIVATE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location out
of the memory array in the respective bank. A10 sampled during a PRECHARGE com-
mand determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected
by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a
LOAD MODE command.
Bank address inputs: BA[2:0] define to which bank an ACTIVATE, READ, WRITE, or PRE-
CHARGE command is being applied. BA[2:0] define which mode register including MR,
EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command.
Clock: CK and CK# are differential clock inputs. All address and control input signals are
sampled on the crossing of the positive edge of CK and negative edge of CK#. Output
data (DQ and DQS/DQS#) is referenced to the crossings of CK and CK#.
Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates
clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is
dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides
precharge power-down and SELF REFRESH operations (all banks idle), or ACTIVATE power-
down (row active in any bank). CKE is synchronous for power-down entry, power-down
exit, output disable, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH
exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during POWER-
DOWN. Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is an
SSTL_18 input but will detect a LVCMOS LOW level once V
up. After V
must be maintained for proper operation of the CKE receiver. For proper SELF-REFRESH
operation, V
Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command
decoder. All commands are masked when CS# is registered HIGH. CS# provides for exter-
nal bank selection on systems with multiple ranks. CS# is considered part of the com-
mand code.
Input data mask: DM is an input mask signal for write data. Input data is masked when
DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on
both edges of DQS. Although DM balls are input-only, the DM loading is designed to
match that of DQ and DQS balls.
On-die termination: ODT (registered HIGH) enables termination resistance internal to
the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls:
DQ[7:0], DQS, DQS#, and DM. The ODT input will be ignored if disabled via the LOAD
MODE command.
Command inputs: RAS#, CAS#, and WE# (along with CS#) define the command being
entered.
Data input/output: Bidirectional data bus for x4 configuration.
Data input/output: Bidirectional data bus for x8 configuration.
Data strobe: Output with read data, input with write data for source synchronous oper-
ation. Edge-aligned with read data, center-aligned with write data. DQS# is only used
when differential data strobe mode is enabled via the LOAD MODE command.
REF
REF
has become stable during the power-on and initialization sequence, it
must be maintained.
3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
Ball Assignments and Descriptions
4Gb: x4, x8 TwinDie DDR2 SDRAM
DD
is applied during first power-
© 2006 Micron Technology, Inc. All rights reserved.

Related parts for MT47H512M8WTR-3:C