tda8031hl-c107 NXP Semiconductors, tda8031hl-c107 Datasheet - Page 25

no-image

tda8031hl-c107

Manufacturer Part Number
tda8031hl-c107
Description
Usb Smart Card Reader Otp Or Rom
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
Table 22 Description of the UCR1 bits
8.1.5.6
The Clock Configuration Register (CCR) defines the clock to the card and the clock to the ISO UART. If bit CKU in the
Prescaler Register (UCR2) of the card is set, then the ISO UART is clocked at twice the frequency to the card, this allows
higher baud rates to be reached than foreseen in the ISO7816 norm.
Table 23 Clock configuration register (address 01H; read and write); note 1
Note
1. All bits are cleared after reset.
2003 Jul 04
USB smart card reader (OTP or ROM)
BIT
7
6
5
4
3
2
1
0
7
Clock configuration register
SYMBOL
CONV
PROT
LCT
T/R
FIP
FC
SS
6
not used
Force Inverse Parity: If FIP = 1, then the UART will NAK a correct received character
and will transmit characters with wrong parity bit.
Bit FC is a test bit and must be left at logic 0.
Protocol: Bit PROT = 1 if the protocol type is asynchronous T = 1. If PROT = 0, the
protocol is T = 0.
Transmit/Receive: Bit T/R is set by software for transmission mode. A change from
0 to 1 will set bit TBE in the USR. T/R is automatically reset by hardware if LCT has
been used before transmitting the last character.
Last Character to Transmit: Bit LCT is set by software before writing the last character
to transmit into the UTR. It allows automatic change to reception mode when reset by
hardware at the end of a successful transmission (11 +
10 +
the UART is then ready for receiving a character.
Start Session: Bit SS is set by software before ATR for automatic convention detection
and early answer detection. It is automatically reset by hardware at 10.5 ETU after
reception of the initial character.
Convention: Bit CONV = 1 if the convention is direct. CONV is either automatically
written to by hardware, according to the convention detected during ATR, or by software
if bit AUTOCONV is set.
SHL
28
5
31
or
28
32
ETU in T = 1). When LCT is being reset, the bit T/R is also reset and
CST
4
25
SC
3
DESCRIPTION
AC2
2
TDA8030; TDA8031
28
31
or
28
AC1
32
1
Product specification
ETU in T = 0 and
AC0
0

Related parts for tda8031hl-c107