sta003t STMicroelectronics, sta003t Datasheet - Page 20

no-image

sta003t

Manufacturer Part Number
sta003t
Description
Mpeg 2.5 Layer Iii Audio Decoder
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA003T
Manufacturer:
ST
0
Part Number:
STA003T
Manufacturer:
ST
Quantity:
20 000
Part Number:
sta003t013TR
Manufacturer:
ST
0
STA003T
PCMCONF
Address: 0x55
Type: R/W
Software Reset: 0x21
Hardware Reset: 0x21
PCMCONF is used to set the PCM Output Inter-
face configuration:
ORD: PCM order. If this bit is set to’1’, the LS Bit
is transmitted first, otherwise MS Bit is transmiited
first.
DIF: PCM_DIFF. It is used to select the position
of the valid data into the transmitted word. This
setting is significant only in 18/20/24 bit/word
mode.If it is set to ’0’ the word is right-padded,
otherwise it is left-padded.
INV (fig.12): It is used to select the LRCKT clock
polarity. If it is set to ’1’ the polarity is compliant to
I2S format (low -> left , high -> right), otherwise
the LRCKT is inverted. The default value is ’0’. (if
I2S have to be selected, must be set to ’1’ in the
STA003T configuration phase).
Figure 12. LRCKT Polarity Selection
FOR: FORMAT is used to select the PCM Output
Interface format.
After hw and sw reset the value is set to 0 corre-
sponding to I2S format.
SCL (fig.13): used to select the Transmitter Serial
Clock polarity. If set to ’1’ the data are sent on the
20/32
LRCKT
LRCKT
MSB
b7
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
ORD
b6
1
0
left
left
DIF
b5
0
1
right
right
INV
b4
1
0
FOR
b3
0
1
left
left
SCL
b2
1
0
INV_LRCLK=0
INV_LRCLK=1
PREC [1] PREC ([0]
b1
0
0
1
1
LSB
b0
0
1
0
1
rising edge of SCKT and sampled on the falling. If
set to ’0’ , the data are sent on the falling edge
and sampled on the rising. This last option is the
most commonly used by the commercial DACs.
The default configuration for this flag is ’0’.
Figure 13. SCKT Polarity Selection
PREC [1:0]: PCM PRECISION
It is used to select the PCM samples precision, as
follows:
’00’: 16 bit (16 slots transmitted per LCKT period)
’01’: 18 bit (32 slots transmitted per LCKT period)
’10’: 20 bit (32 slots transmitted per LCKT period)
’11’: 24 bit (32 slots transmitted per LCKT period)
The PCM samples precision in STA003T can be
16 or 18-20-24 bits.
When STA003T operates with a 16 (18-20-24)
bits precision, the number of bits transmitted dur-
ing a LRCKT period is 32 (64).
16 bit mode (32 slots transmitted per LRCKT period)
18 bit mode (64 slots transmitted per LRCKT period)
20 bit mode (64 slots transmitted per LRCKT period)
24 bit mode (64 slots transmitted per LRCKT period)
Data are sent on the rising edge of SCKT
PCM order the MS bit is transmitted First
PCM order the LS bit is transmitted First
Data are sent on the falling edge of SCKT
LRCKT Polarity compliant to I2S format
SCKT
SDO
SCKT
SDO
INV_SCLK=0
INV_SCLK=1
The word is right padded
LRCKT Polarity inverted
The word is left padded
Different formats
Description
I2S format

Related parts for sta003t