MSP3421G MICRONAS [Micronas], MSP3421G Datasheet - Page 16

no-image

MSP3421G

Manufacturer Part Number
MSP3421G
Description
Multistandard Sound Processor Family with Virtual Dolby Surround
Manufacturer
MICRONAS [Micronas]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MSP3421G
Manufacturer:
ITT
Quantity:
1 831
Part Number:
MSP3421G B11
Manufacturer:
MICRONAS
Quantity:
1 685
Part Number:
MSP3421G-B11
Manufacturer:
MACRONAS
Quantity:
144
Part Number:
MSP3421G-B8-V3
Manufacturer:
WISEVIEW
Quantity:
326
Part Number:
MSP3421G-QA-B8-V3
Quantity:
1 419
Part Number:
MSP3421G-QA-B8-V3
Manufacturer:
MICRONAS
Quantity:
20 000
Part Number:
MSP3421GBBV3
Manufacturer:
MICRONA
Quantity:
20 000
MSP 34x1G
2.8. I
The MSP 34x1G has a synchronous master/slave
input/output interface running on 32 kHz.
The interface accepts two formats:
1. I
2. I
All I
the I2S_CONFIGURATION registers.
The I
– I2S_DA_IN1, I2S_DA_IN2:
– I2S_DA_OUT:
– I2S_CL:
– I2S_WS:
If the MSP 34x1G serves as the master on the I
interface, the clock and word strobe lines are driven by
the IC. In this mode, only 16 or 32 bits per sample can
be selected. In slave mode, these lines are input to the
IC and the MSP clock is synchronized to 576 times the
I2S_WS rate (32 kHz). NICAM operation is not possi-
ble in slave mode.
An I
page 71.
16
word boundaries.
I
I
I
I
sample
2
2
2
2
2
2
2
S_WS changes at the word boundary
S_WS changes one I
S serial data input: 16, 18....32 bits per sample
S serial data output: 16, 18...32 bits per sample
S serial clock
S word strobe signal defines the left and right
2
2
S options are set by means of the MODUS and
2
S timing diagram is shown in Fig. 4–28 on
S Bus Interface
S bus interface consists of five pins:
2
S-clock period before the
2
S
2.9. ADR Bus Interface
For the ASTRA Digital Radio System (ADR), the
MSP 3401G, MSP 3411G, and MSP 3451G performs
preprocessing such as carrier selection and filtering.
Via the 3-line ADR-bus, the resulting signals are trans-
ferred to the DRP 3510A coprocessor, where the
source decoding is performed. To be prepared for an
upgrade to ADR with an additional DRP board, the fol-
lowing lines of MSP 34x1G should be provided on a
feature connector:
– AUD_CL_OUT
– I2S_DA_IN1 or I2S_DA_IN2
– I2S_DA_OUT
– I2S_WS
– I2S_CL
– ADR_CL, ADR_WS, ADR_DA
For more details, please refer to the DRP 3510A data
sheet.
2.10. Digital Control I/O Pins and
The static level of the digital input/output pins
D_CTR_I/O_0/1 is switchable between HIGH and
LOW via the I
(see page 41). This enables the controlling of external
hardware switches or other devices via I
The digital input/output pins can be set to high imped-
ance by means of the MODUS register (see page 26).
In this mode, the pins can be used as input. The cur-
rent state can be read out of the STATUS register (see
page 28).
Optionally, the pin D_CTR_I/O_1 can be used as an
interrupt request signal to the controller, indicating any
changes in the read register STATUS. This makes poll-
ing unnecessary, I
minimum (see STATUS register on page 28 and
MODUS register on page 26).
2.11. Clock PLL Oscillator and Crystal Specifications
The MSP 34x1G derives all internal system clocks
from the 18.432-MHz oscillator. In NICAM or in I
Slave mode, the clock is phase-locked to the corre-
sponding source. Therefore, it is not possible to use
NICAM and I
For proper performance, the MSP clock oscillator
requires a 18.432-MHz crystal. Note that for the
phase-locked modes (NICAM, I
tighter tolerance are required.
Status Change Indication
2
S-Slave mode at the same time.
2
C-bus by means of the ACB register
2
C bus interactions are reduced to a
PRELIMINARY DATA SHEET
2
S-Slave), crystals with
2
C-bus.
Micronas
2
S-

Related parts for MSP3421G