HD6417034AFI20V Renesas Electronics America, HD6417034AFI20V Datasheet - Page 390

MCU 5V 0K I-TEMP PB-FREE 112-QFP

HD6417034AFI20V

Manufacturer Part Number
HD6417034AFI20V
Description
MCU 5V 0K I-TEMP PB-FREE 112-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417034AFI20V

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417034AFI20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 13 Serial Communication Interface (SCI)
Bit 3—Multiprocessor Interrupt Enable (MPIE): MPIE enables or disables multiprocessor
interrupts. The MPIE setting is used only in asynchronous mode, and only if the multiprocessor
mode bit (MP) in the serial mode register (SMR) is set to 1 during reception. The MPIE setting is
ignored in synchronous mode or when the MP bit is cleared to 0.
Bit 3: MPIE
0
1
Bit 2—Transmit-End Interrupt Enable (TEIE): TEIE enables or disables the transmit-end
interrupt (TEI) requested if TDR does not contain new transmit data when the MSB is transmitted.
Bit 2: TEIE
0
1
Bits 1 and 0—Clock Enable 1 and 0 (CKE1 and CKE0): CKE1 and CKE0 select the SCI clock
source and enable or disable clock output from the SCK pin. Depending on the combination of
CKE1 and CKE0, the SCK pin can be used for general-purpose input/output, serial clock output,
or serial clock input. The SCK pin function should be selected in advance with the pin function
controller (PFC).
The CKE0 setting is valid only in asynchronous mode, and only when the SCI is internally
clocked (CKE1 = 0). The CKE0 setting is ignored in synchronous mode, or when an external
clock source is selected (CKE1 = 1). Select the SCI operating mode in the serial mode register
Rev. 7.00 Jan 31, 2006 page 362 of 658
REJ09B0272-0700
Description
Multiprocessor interrupts are disabled (normal receive operation) (Initial value)
MPE is cleared to 0 when:
1. MPIE is cleared to 0, or
2. Multiprocessor bit (MPB) is set to 1 in receive data.
Multiprocessor interrupts are enabled: Receive-data-full interrupt requests
(RXI), receive-error interrupt requests (ERI), and setting of the RDRF, FER,
and ORER status flags in the serial status register (SSR) are disabled until the
multiprocessor bit is set to 1.
The SCI does not transfer receive data from RSR to RDR, does not detect
receive errors, and does not set the RDRF, FER, and ORER flags in the serial
status register (SSR). When it receives data that includes MPB = 1, MPB is set
to 1, and the SCI automatically clears MPIE to 0, generates RXI and ERI
interrupts (if the TIE and RIE bits in SCR are set to 1), and allows FER and
ORER to be set.
Description
Transmit-end interrupt (TEI) requests are disabled
The TEI request can be cleared by reading the TDRE bit in the serial status
register (SSR) after it has been set to 1, then clearing TDRE to 0; by clearing
the transmit end (TEND) bit to 0; or by clearing the TEIE bit to 0.
Transmit-end interrupt (TEI) requests are enabled.
(Initial value)

Related parts for HD6417034AFI20V