HD6417727F160V Renesas Electronics America, HD6417727F160V Datasheet - Page 959

MPU 3V 16K PB-FREE 240-QFP

HD6417727F160V

Manufacturer Part Number
HD6417727F160V
Description
MPU 3V 16K PB-FREE 240-QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727F160V

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727F160V
Manufacturer:
HITACHI
Quantity:
9
Part Number:
HD6417727F160V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417727F160V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Bits 6 and 5—PCC0IREQ Request Enable (IREQE1, IREQE0): These bits enable or disable
IREQ pin interrupt requests and select the interrupt mode when the PC card connected to area 6 is
the I/O card interface type. Note that bit 5 (P0IREQ) in the area 6 card status change register
(PCC0CSCR) is cleared if the values in bits 6 and 5 in this register are changed. These bits have
no meaning on the IC memory card interface.
Bit 6:
IREQE1
0
0
1
1
Bit 4—PCC0 Status Change Enable (P0SCE): When the PC card connected to area 6 is on the
I/O card interface, bit 4 enables or disables the interrupt request when the value of the BVD1 pin
(STSCHG pin) is changed. This bit has no meaning in the IC memory card interface.
Bit 4: P0SCE
0
1
Bit 3—PCC0 Card Detect Change Enable (P0CDE): Bit 3 enables or disables the interrupt
request when the values of the CD1 and CD2 pins are changed.
Bit 3: P0CDE
0
1
Bit 5:
IREQE0
0
1
0
1
Description
No interrupt occurs for the PC card connected to area 6 regardless of the
value of the BVD1 pin (STSCHG pin)
An interrupt occurs for the PC card connected to area 6 when the value of
the BVD1 pin (STSCHG pin) is changed from 1 to 0
Description
No interrupt occurs for the PC card connected to area 6 regardless of the
values of the CD1 and CD2 pins
An interrupt occurs for the PC card connected to area 6 when the values of
the CD1 and CD2 pins are changed
Description
5 in the status change register (PCC0CSCR) functions as a read-only bit
that indicates the inverse of the IREQ pin signal.
The level-mode IREQ interrupt request signal is accepted for the PC card
connected to area 6. In level mode, an interrupt occurs when level 0 of
the signal input from the IREQ pin is detected.
The pulse-mode IREQ interrupt request signal is accepted for the PC card
connected to area 6. In pulse mode, an interrupt occurs when a falling
edge from 1 to 0 of the signal input from the IREQ pin is detected.
connected to area 6. In pulse mode, an interrupt occurs when a rising
edge from 0 to 1 of the signal input from the IREQ pin is detected.
IREQ requests are not accepted for the PC card connected to area 6. Bit
The pulse-mode IREQ interrupt request signal is accepted for the PC card
Rev.6.00 Mar. 27, 2009 Page 901 of 1036
Section 30 PC Card Controller (PCC)
REJ09B0254-0600
(Initial value)
(Initial value)
(Initial value)

Related parts for HD6417727F160V