HD6417032F20 Renesas Electronics America, HD6417032F20 Datasheet - Page 117

IC SUPERH MPU ROMLESS 112QFP

HD6417032F20

Manufacturer Part Number
HD6417032F20
Description
IC SUPERH MPU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417032F20

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417032F20
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD6417032F20
Manufacturer:
AMCC
Quantity:
5 510
Part Number:
HD6417032F20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417032F20
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417032F20V
Manufacturer:
TI
Quantity:
201
Part Number:
HD6417032F20V
Manufacturer:
RENESAS
Quantity:
20
Bits 5 and 4—Instruction Fetch/Data Access Select (ID1, ID0): ID1 and ID0 select whether to
break on instruction fetch and/or data access bus cycles.
Bit 5: ID1
0
1
Bits 3 and 2—Read/Write Select (RW1, RW0): RW1 and RW0 select whether to break on read
and/or write access cycles.
Bit 3: RW1 Bit 2: RW0 Description
0
1
Bits 1 and 0 —Operand Size Select (SZ1, SZ0): SZ1 and SZ0 select the bus cycle operand size
as a break condition.
Bit 1: SZ1
0
1
Note: When setting a break on an instruction fetch, clear the SZ0 bit to 0. All instructions will be
considered to be accessed as words (even those instructions in on-chip memory for which
two instructions can be fetched simultaneously in a single bus cycle). Instruction fetch is by
word access and CPU/DMAC data access is by the specified operand size. The access is
not determined by the bus width of the space being accessed.
Bit 4: ID0
0
1
0
1
0
1
0
1
Bit 0: SZ0
0
1
0
1
Description
No break interrupt occurs
Break only on instruction fetch cycles
Break only on data access cycles
Break on both instruction fetch and data access cycles
No break interrupt occurs
Break only on read cycles
Break only on write cycles
Break on both read and write cycles
Description
Operand size is not a break condition
Break on byte access
Break on word access
Break on longword access
Rev. 7.00 Jan 31, 2006 page 89 of 658
Section 6 User Break Controller (UBC)
REJ09B0272-0700
(Initial value)
(Initial value)
(Initial value)

Related parts for HD6417032F20