AK5701VNP AKM Semiconductor Inc, AK5701VNP Datasheet - Page 42

IC ADC AUDIO STER 16BIT 24QFN

AK5701VNP

Manufacturer Part Number
AK5701VNP
Description
IC ADC AUDIO STER 16BIT 24QFN
Manufacturer
AKM Semiconductor Inc
Type
ADCr
Datasheet

Specifications of AK5701VNP

Resolution (bits)
16 b
Sampling Rate (per Second)
7.35k ~ 48k
Data Interface
I²S, Serial
Voltage Supply Source
Analog and Digital
Voltage - Supply
3V
Operating Temperature
-30°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-WFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
974-1039-2
AK5701VNP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AK5701VNP-L
Manufacturer:
AKM Semiconductor Inc
Quantity:
1 874
Part Number:
AK5701VNP-L
Manufacturer:
ST
Quantity:
7 190
MS0404-E-02
Addr
11H
Addr
10H
Register Definitions
PMADL: MIC-Amp Lch and ADC Lch Power Management
PMADR: MIC-Amp Rch and ADC Rch Power Management
PMVCM: VCOM Power Management
Each block can be powered-down respectively by writing “0” in each bit of this address. When the PDN pin is “L”, all
blocks are powered-down regardless as setting of this address. In this case, register is initialized to the default value.
When PMVCM, PMADL, PMADR, PMPLL and MCKO bits are “0”, all blocks are powered-down. The register
values remain unchanged. Power supply current is 20μA(typ) in this case. For fully shut down (typ. 1μA), the PDN pin
should be “L”.
When the ADC is not used, external clocks may not be present. When ADC is used, external clocks must always be
present.
PMPLL: PLL Power Management
M/S: Master / Slave Mode Select
PLL3-0: PLL Reference Clock Select
0: Power down (default)
1: Power up
0: Power down (default)
1: Power up
0: Power down (default)
1: Power up
0: EXT Mode and Power Down (default)
1: PLL Mode and Power up
0: Slave Mode (default)
1: Master Mode
Default: “1001”(MCKI pin=12MHz)
Register Name
PLL Control
Register Name
Power Management
Default
When the PMADL or PMADR bit is changed from “0” to “1”, the initialization cycle (3088/fs=70.0ms@fs=
44.1kHz, HPF1-0 bits = “00”) starts. After initializing, digital data of the ADC is output.
When any blocks are powered-up, the PMVCM bit must be set to “1”. PMVCM bit can be set to “0” only
when PMADL=PMADR=PMPLL=PMMP=MCKO bits = “0”.
Default
D7
D7
0
0
0
0
(Table
D6
0
0
D6
0
0
4)
D5
PLL3
0
0
- 42 -
D5
1
D4
PLL2
0
0
D4
0
D3
0
0
PLL1
D3
0
PMVCM
D2
PLL0
0
D2
1
PMADR
D1
M/S
0
D1
0
[AK5701]
PMADL
2007/08
PMPLL
D0
0
D0
0

Related parts for AK5701VNP