MC68LC060RC66 Freescale Semiconductor, MC68LC060RC66 Datasheet - Page 102

no-image

MC68LC060RC66

Manufacturer Part Number
MC68LC060RC66
Description
IC MPU 32BIT 66MHZ 206-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68LC060RC66

Processor Type
M680x0 32-Bit
Speed
66MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
206-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68LC060RC66
Manufacturer:
M/A-COM
Quantity:
101
have the V-bit and D-bit set, indicating that the line has valid entries that have not been writ-
ten to memory. A cache line changes states from valid or dirty to invalid if the execution of
the CINV or CPUSH instruction explicitly invalidates the cache line or if a snooped access
hits the cache line. Both caches should be explicitly cleared using the CINVA instruction
after a hardware reset of the processor since reset does not invalidate the cache lines.
Figure 5-4 illustrates the general flow of a caching operation. The caches use the physical
addresses, and to simplify the discussion, the discussion of the translation of logical to phys-
ical addresses is omitted.
address bits 10–4 are used to index into the cache and select 1 of 128 sets of cache lines.
Physical address bits 31–11 are used as a tag reference or to update the cache line tag
MOTOROLA
To determine if the physical address is already allocated in the cache, the lower physical
31
TAG DATA/TAG REFERENCE
PA31-PA11
PHYSICAL ADDRESS
TRANSLATED
Figure 5-4. Caching Operation
PA31–PA11
PHYSICAL
ADDRESS
11
10
SET SELECT
M68060 USER’S MANUAL
PHYSICAL
PA10–PA4
SET 128
SET 0
SET 1
INDEX
COMPARATOR
TAG
4
TAG
3 0
0
STATUS
STATUS
1
LINE 0
2
LW0 LW1 LW2 LW3
LW0 LW1 LW2 LW3
LINE 1
3
LINE 2
HIT 3
HIT 2
HIT 1
HIT 0
LINE 3
LOGICAL OR
MUX
LINE SELECT
INSTRUCTION
HIT
DATA OR
Caches
5-3

Related parts for MC68LC060RC66