PDLXT310NE.D4 Intel, PDLXT310NE.D4 Datasheet - Page 7

no-image

PDLXT310NE.D4

Manufacturer Part Number
PDLXT310NE.D4
Description
Manufacturer
Intel
Datasheet

Specifications of PDLXT310NE.D4

Number Of Line Interfaces
1
Lead Free Status / Rohs Status
Not Compliant
Datasheet
Pin #
10
12
13
16
14
15
17
18
11
1
2
3
4
5
6
7
6
7
8
9
Table 1. Pin Descriptions
TPOS/TDATA
(Unipolar I/O)
(Unipolar I/O)
(Bipolar I/O)
TNEG/UBS
XTALOUT
XTALIN
RDATA
MODE
JASEL
TRING
RNEG
MCLK
RPOS
TGND
RCLK
TCLK
LATN
TTIP
Sym
BPV
LOS
EGL
TV+
I/O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
Master Clock. A 1.544 MHz clock input used to generate internal clocks. Upon Loss of
Signal (LOS), RCLK is derived from MCLK. If MCLK is not applied, this pin should be
grounded.
Transmit Clock. TPOS and TNEG are sampled on the falling edge of TCLK.
Transmit Data Input /Polarity Select. Input data to be transmitted on the twisted-pair line.
Normally, pin 3 is TPOS and pin 4 is TNEG, the positive and negative sides of a bipolar input
pair. However, if pin 4 is held High for at least 16 TCLK cycles (equivalent to 15 successive
bipolar violations), the LXT310 switches to a unipolar I/O mode and transmit data is input on
pin 3. The LXT310 returns to bipolar I/O mode when pin 4 goes Low.
Mode Select. Setting MODE High selects the Host mode. In Host mode, the serial interface
is enabled for control and status reporting via a P. Setting MODE Low selects the Hardware
(H/W) mode. In Hardware mode the serial interface is disabled; hard-wired pins control
configuration and report status. Tying MODE to RCLK enables Hardware mode and the
B8ZS encoder/decoder.
Receive Negative Data; Receive Positive Data. In Bipolar Data I/O mode pins 6 and 7 are
bipolar data outputs. A signal on RNEG corresponds to detection of a negative pulse on
RTIP/RRING, and a signal on RPOS corresponds to a positive pulse on RTIP/RRING.
RNEG/RPOS outputs are Non Return-to-Zero (NRZ). In Host mode, CLKE determines the
clock edge at which these outputs are stable and valid. In Hardware mode both outputs are
stable and valid on the rising edge of RCLK.
Bipolar Violation. In Unipolar Data I/O mode, pin 6 goes High to indicate receipt of a Bipolar
Violation of the Alternate Mark Inversion (AMI) code.
Receive Data. In Unipolar mode, data received from the twisted-pair line is output at pin 7.
Recovered Clock. This is the clock recovered from the signal received at RTIP and RRING.
Crystal Input; Crystal Output. An external crystal (18.7 pF load capacitance, pullable)
operating at 6.176 MHz (four times the bit rate) is required to enable the jitter attenuation
function of the LXT310. These pins may also be used to disable the jitter attenuator by
connecting the XTALIN pin to the positive supply through a resistor, and leaving the
XTALOUT pin unconnected.
Jitter Attenuation Select. Selects jitter attenuation location. When JASEL is High, the jitter
attenuator is active in the receive path. When JASEL is Low, the jitter attenuator is active in
the transmit path.
Loss of Signal. LOS goes High when 175 consecutive spaces have been detected. LOS
returns Low when the received signal reaches a mark density of 12.5% (determined by
receipt of four marks within 32 bit periods). Received marks are output on RPOS and RNEG
even when LOS is High.
Transmit Tip; Transmit Ring. Differential Driver Outputs. These outputs are designed to
drive a 50 - 200
desired pulse height.
Transmit Ground. Ground return for the transmit drivers power supply TV+.
Transmit Power Supply. +5 VDC power supply for the transmit drivers. TV+ must not vary
from RV+ by more than ±0.3 V.
Equalizer Gain Limit. Sets equalizer gain. When EGL is Low, up to 36 dB of equalizer gain
may be added. When EGL is High, equalizer gain is limited to no more than 26 dB.
Line Attenuation Indication (See
relative to RCLK, indicates receive equalizer gain setting (line insertion loss at 772 kHz) in
7.5 dB steps. When LATN outputs 1 RCLK pulse, the equalizer is set at 7.5 dB gain, 2 pulses
= 15 dB, 3 pulses = 22.5 dB and 4 pulses = 0 dB. LATN is valid on the rising edge of RCLK.
load. A transformer and line matching resistors can be selected to give the
Figure
T1 CSU/ISDN PRI Transceiver — LXT310
Description
3). Encoded output. The LATN pulse width,
7

Related parts for PDLXT310NE.D4